stm32f4xx_hal_dma2d.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_hal_dma2d.h
  4. * @author MCD Application Team
  5. * @brief Header file of DMA2D HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32F4xx_HAL_DMA2D_H
  21. #define STM32F4xx_HAL_DMA2D_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32f4xx_hal_def.h"
  27. /** @addtogroup STM32F4xx_HAL_Driver
  28. * @{
  29. */
  30. #if defined (DMA2D)
  31. /** @addtogroup DMA2D DMA2D
  32. * @brief DMA2D HAL module driver
  33. * @{
  34. */
  35. /* Exported types ------------------------------------------------------------*/
  36. /** @defgroup DMA2D_Exported_Types DMA2D Exported Types
  37. * @{
  38. */
  39. #define MAX_DMA2D_LAYER 2U /*!< DMA2D maximum number of layers */
  40. /**
  41. * @brief DMA2D CLUT Structure definition
  42. */
  43. typedef struct
  44. {
  45. uint32_t *pCLUT; /*!< Configures the DMA2D CLUT memory address.*/
  46. uint32_t CLUTColorMode; /*!< Configures the DMA2D CLUT color mode.
  47. This parameter can be one value of @ref DMA2D_CLUT_CM. */
  48. uint32_t Size; /*!< Configures the DMA2D CLUT size.
  49. This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF.*/
  50. } DMA2D_CLUTCfgTypeDef;
  51. /**
  52. * @brief DMA2D Init structure definition
  53. */
  54. typedef struct
  55. {
  56. uint32_t Mode; /*!< Configures the DMA2D transfer mode.
  57. This parameter can be one value of @ref DMA2D_Mode. */
  58. uint32_t ColorMode; /*!< Configures the color format of the output image.
  59. This parameter can be one value of @ref DMA2D_Output_Color_Mode. */
  60. uint32_t OutputOffset; /*!< Specifies the Offset value.
  61. This parameter must be a number between
  62. Min_Data = 0x0000 and Max_Data = 0x3FFF. */
  63. } DMA2D_InitTypeDef;
  64. /**
  65. * @brief DMA2D Layer structure definition
  66. */
  67. typedef struct
  68. {
  69. uint32_t InputOffset; /*!< Configures the DMA2D foreground or background offset.
  70. This parameter must be a number between
  71. Min_Data = 0x0000 and Max_Data = 0x3FFF. */
  72. uint32_t InputColorMode; /*!< Configures the DMA2D foreground or background color mode.
  73. This parameter can be one value of @ref DMA2D_Input_Color_Mode. */
  74. uint32_t AlphaMode; /*!< Configures the DMA2D foreground or background alpha mode.
  75. This parameter can be one value of @ref DMA2D_Alpha_Mode. */
  76. uint32_t InputAlpha; /*!< Specifies the DMA2D foreground or background alpha value and color value
  77. in case of A8 or A4 color mode.
  78. This parameter must be a number between Min_Data = 0x00
  79. and Max_Data = 0xFF except for the color modes detailed below.
  80. @note In case of A8 or A4 color mode (ARGB),
  81. this parameter must be a number between
  82. Min_Data = 0x00000000 and Max_Data = 0xFFFFFFFF where
  83. - InputAlpha[24:31] is the alpha value ALPHA[0:7]
  84. - InputAlpha[16:23] is the red value RED[0:7]
  85. - InputAlpha[8:15] is the green value GREEN[0:7]
  86. - InputAlpha[0:7] is the blue value BLUE[0:7]. */
  87. } DMA2D_LayerCfgTypeDef;
  88. /**
  89. * @brief HAL DMA2D State structures definition
  90. */
  91. typedef enum
  92. {
  93. HAL_DMA2D_STATE_RESET = 0x00U, /*!< DMA2D not yet initialized or disabled */
  94. HAL_DMA2D_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */
  95. HAL_DMA2D_STATE_BUSY = 0x02U, /*!< An internal process is ongoing */
  96. HAL_DMA2D_STATE_TIMEOUT = 0x03U, /*!< Timeout state */
  97. HAL_DMA2D_STATE_ERROR = 0x04U, /*!< DMA2D state error */
  98. HAL_DMA2D_STATE_SUSPEND = 0x05U /*!< DMA2D process is suspended */
  99. } HAL_DMA2D_StateTypeDef;
  100. /**
  101. * @brief DMA2D handle Structure definition
  102. */
  103. typedef struct __DMA2D_HandleTypeDef
  104. {
  105. DMA2D_TypeDef *Instance; /*!< DMA2D register base address. */
  106. DMA2D_InitTypeDef Init; /*!< DMA2D communication parameters. */
  107. void (* XferCpltCallback)(struct __DMA2D_HandleTypeDef *hdma2d); /*!< DMA2D transfer complete callback. */
  108. void (* XferErrorCallback)(struct __DMA2D_HandleTypeDef *hdma2d); /*!< DMA2D transfer error callback. */
  109. #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1)
  110. void (* LineEventCallback)(struct __DMA2D_HandleTypeDef *hdma2d); /*!< DMA2D line event callback. */
  111. void (* CLUTLoadingCpltCallback)(struct __DMA2D_HandleTypeDef *hdma2d); /*!< DMA2D CLUT loading completion callback */
  112. void (* MspInitCallback)(struct __DMA2D_HandleTypeDef *hdma2d); /*!< DMA2D Msp Init callback. */
  113. void (* MspDeInitCallback)(struct __DMA2D_HandleTypeDef *hdma2d); /*!< DMA2D Msp DeInit callback. */
  114. #endif /* (USE_HAL_DMA2D_REGISTER_CALLBACKS) */
  115. DMA2D_LayerCfgTypeDef LayerCfg[MAX_DMA2D_LAYER]; /*!< DMA2D Layers parameters */
  116. HAL_LockTypeDef Lock; /*!< DMA2D lock. */
  117. __IO HAL_DMA2D_StateTypeDef State; /*!< DMA2D transfer state. */
  118. __IO uint32_t ErrorCode; /*!< DMA2D error code. */
  119. } DMA2D_HandleTypeDef;
  120. #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1)
  121. /**
  122. * @brief HAL DMA2D Callback pointer definition
  123. */
  124. typedef void (*pDMA2D_CallbackTypeDef)(DMA2D_HandleTypeDef *hdma2d); /*!< Pointer to a DMA2D common callback function */
  125. #endif /* USE_HAL_DMA2D_REGISTER_CALLBACKS */
  126. /**
  127. * @}
  128. */
  129. /* Exported constants --------------------------------------------------------*/
  130. /** @defgroup DMA2D_Exported_Constants DMA2D Exported Constants
  131. * @{
  132. */
  133. /** @defgroup DMA2D_Error_Code DMA2D Error Code
  134. * @{
  135. */
  136. #define HAL_DMA2D_ERROR_NONE 0x00000000U /*!< No error */
  137. #define HAL_DMA2D_ERROR_TE 0x00000001U /*!< Transfer error */
  138. #define HAL_DMA2D_ERROR_CE 0x00000002U /*!< Configuration error */
  139. #define HAL_DMA2D_ERROR_CAE 0x00000004U /*!< CLUT access error */
  140. #define HAL_DMA2D_ERROR_TIMEOUT 0x00000020U /*!< Timeout error */
  141. #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1)
  142. #define HAL_DMA2D_ERROR_INVALID_CALLBACK 0x00000040U /*!< Invalid callback error */
  143. #endif /* USE_HAL_UART_REGISTER_CALLBACKS */
  144. /**
  145. * @}
  146. */
  147. /** @defgroup DMA2D_Mode DMA2D Mode
  148. * @{
  149. */
  150. #define DMA2D_M2M 0x00000000U /*!< DMA2D memory to memory transfer mode */
  151. #define DMA2D_M2M_PFC DMA2D_CR_MODE_0 /*!< DMA2D memory to memory with pixel format conversion transfer mode */
  152. #define DMA2D_M2M_BLEND DMA2D_CR_MODE_1 /*!< DMA2D memory to memory with blending transfer mode */
  153. #define DMA2D_R2M DMA2D_CR_MODE /*!< DMA2D register to memory transfer mode */
  154. /**
  155. * @}
  156. */
  157. /** @defgroup DMA2D_Output_Color_Mode DMA2D Output Color Mode
  158. * @{
  159. */
  160. #define DMA2D_OUTPUT_ARGB8888 0x00000000U /*!< ARGB8888 DMA2D color mode */
  161. #define DMA2D_OUTPUT_RGB888 DMA2D_OPFCCR_CM_0 /*!< RGB888 DMA2D color mode */
  162. #define DMA2D_OUTPUT_RGB565 DMA2D_OPFCCR_CM_1 /*!< RGB565 DMA2D color mode */
  163. #define DMA2D_OUTPUT_ARGB1555 (DMA2D_OPFCCR_CM_0|DMA2D_OPFCCR_CM_1) /*!< ARGB1555 DMA2D color mode */
  164. #define DMA2D_OUTPUT_ARGB4444 DMA2D_OPFCCR_CM_2 /*!< ARGB4444 DMA2D color mode */
  165. /**
  166. * @}
  167. */
  168. /** @defgroup DMA2D_Input_Color_Mode DMA2D Input Color Mode
  169. * @{
  170. */
  171. #define DMA2D_INPUT_ARGB8888 0x00000000U /*!< ARGB8888 color mode */
  172. #define DMA2D_INPUT_RGB888 0x00000001U /*!< RGB888 color mode */
  173. #define DMA2D_INPUT_RGB565 0x00000002U /*!< RGB565 color mode */
  174. #define DMA2D_INPUT_ARGB1555 0x00000003U /*!< ARGB1555 color mode */
  175. #define DMA2D_INPUT_ARGB4444 0x00000004U /*!< ARGB4444 color mode */
  176. #define DMA2D_INPUT_L8 0x00000005U /*!< L8 color mode */
  177. #define DMA2D_INPUT_AL44 0x00000006U /*!< AL44 color mode */
  178. #define DMA2D_INPUT_AL88 0x00000007U /*!< AL88 color mode */
  179. #define DMA2D_INPUT_L4 0x00000008U /*!< L4 color mode */
  180. #define DMA2D_INPUT_A8 0x00000009U /*!< A8 color mode */
  181. #define DMA2D_INPUT_A4 0x0000000AU /*!< A4 color mode */
  182. /**
  183. * @}
  184. */
  185. /** @defgroup DMA2D_Alpha_Mode DMA2D Alpha Mode
  186. * @{
  187. */
  188. #define DMA2D_NO_MODIF_ALPHA 0x00000000U /*!< No modification of the alpha channel value */
  189. #define DMA2D_REPLACE_ALPHA 0x00000001U /*!< Replace original alpha channel value by programmed alpha value */
  190. #define DMA2D_COMBINE_ALPHA 0x00000002U /*!< Replace original alpha channel value by programmed alpha value
  191. with original alpha channel value */
  192. /**
  193. * @}
  194. */
  195. /** @defgroup DMA2D_CLUT_CM DMA2D CLUT Color Mode
  196. * @{
  197. */
  198. #define DMA2D_CCM_ARGB8888 0x00000000U /*!< ARGB8888 DMA2D CLUT color mode */
  199. #define DMA2D_CCM_RGB888 0x00000001U /*!< RGB888 DMA2D CLUT color mode */
  200. /**
  201. * @}
  202. */
  203. /** @defgroup DMA2D_Interrupts DMA2D Interrupts
  204. * @{
  205. */
  206. #define DMA2D_IT_CE DMA2D_CR_CEIE /*!< Configuration Error Interrupt */
  207. #define DMA2D_IT_CTC DMA2D_CR_CTCIE /*!< CLUT Transfer Complete Interrupt */
  208. #define DMA2D_IT_CAE DMA2D_CR_CAEIE /*!< CLUT Access Error Interrupt */
  209. #define DMA2D_IT_TW DMA2D_CR_TWIE /*!< Transfer Watermark Interrupt */
  210. #define DMA2D_IT_TC DMA2D_CR_TCIE /*!< Transfer Complete Interrupt */
  211. #define DMA2D_IT_TE DMA2D_CR_TEIE /*!< Transfer Error Interrupt */
  212. /**
  213. * @}
  214. */
  215. /** @defgroup DMA2D_Flags DMA2D Flags
  216. * @{
  217. */
  218. #define DMA2D_FLAG_CE DMA2D_ISR_CEIF /*!< Configuration Error Interrupt Flag */
  219. #define DMA2D_FLAG_CTC DMA2D_ISR_CTCIF /*!< CLUT Transfer Complete Interrupt Flag */
  220. #define DMA2D_FLAG_CAE DMA2D_ISR_CAEIF /*!< CLUT Access Error Interrupt Flag */
  221. #define DMA2D_FLAG_TW DMA2D_ISR_TWIF /*!< Transfer Watermark Interrupt Flag */
  222. #define DMA2D_FLAG_TC DMA2D_ISR_TCIF /*!< Transfer Complete Interrupt Flag */
  223. #define DMA2D_FLAG_TE DMA2D_ISR_TEIF /*!< Transfer Error Interrupt Flag */
  224. /**
  225. * @}
  226. */
  227. /** @defgroup DMA2D_Aliases DMA2D API Aliases
  228. * @{
  229. */
  230. #define HAL_DMA2D_DisableCLUT HAL_DMA2D_CLUTLoading_Abort /*!< Aliased to HAL_DMA2D_CLUTLoading_Abort
  231. for compatibility with legacy code */
  232. /**
  233. * @}
  234. */
  235. #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1)
  236. /**
  237. * @brief HAL DMA2D common Callback ID enumeration definition
  238. */
  239. typedef enum
  240. {
  241. HAL_DMA2D_MSPINIT_CB_ID = 0x00U, /*!< DMA2D MspInit callback ID */
  242. HAL_DMA2D_MSPDEINIT_CB_ID = 0x01U, /*!< DMA2D MspDeInit callback ID */
  243. HAL_DMA2D_TRANSFERCOMPLETE_CB_ID = 0x02U, /*!< DMA2D transfer complete callback ID */
  244. HAL_DMA2D_TRANSFERERROR_CB_ID = 0x03U, /*!< DMA2D transfer error callback ID */
  245. HAL_DMA2D_LINEEVENT_CB_ID = 0x04U, /*!< DMA2D line event callback ID */
  246. HAL_DMA2D_CLUTLOADINGCPLT_CB_ID = 0x05U, /*!< DMA2D CLUT loading completion callback ID */
  247. } HAL_DMA2D_CallbackIDTypeDef;
  248. #endif /* USE_HAL_DMA2D_REGISTER_CALLBACKS */
  249. /**
  250. * @}
  251. */
  252. /* Exported macros ------------------------------------------------------------*/
  253. /** @defgroup DMA2D_Exported_Macros DMA2D Exported Macros
  254. * @{
  255. */
  256. /** @brief Reset DMA2D handle state
  257. * @param __HANDLE__ specifies the DMA2D handle.
  258. * @retval None
  259. */
  260. #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1)
  261. #define __HAL_DMA2D_RESET_HANDLE_STATE(__HANDLE__) do{ \
  262. (__HANDLE__)->State = HAL_DMA2D_STATE_RESET;\
  263. (__HANDLE__)->MspInitCallback = NULL; \
  264. (__HANDLE__)->MspDeInitCallback = NULL; \
  265. }while(0)
  266. #else
  267. #define __HAL_DMA2D_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA2D_STATE_RESET)
  268. #endif /* USE_HAL_DMA2D_REGISTER_CALLBACKS */
  269. /**
  270. * @brief Enable the DMA2D.
  271. * @param __HANDLE__ DMA2D handle
  272. * @retval None.
  273. */
  274. #define __HAL_DMA2D_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR |= DMA2D_CR_START)
  275. /* Interrupt & Flag management */
  276. /**
  277. * @brief Get the DMA2D pending flags.
  278. * @param __HANDLE__ DMA2D handle
  279. * @param __FLAG__ flag to check.
  280. * This parameter can be any combination of the following values:
  281. * @arg DMA2D_FLAG_CE: Configuration error flag
  282. * @arg DMA2D_FLAG_CTC: CLUT transfer complete flag
  283. * @arg DMA2D_FLAG_CAE: CLUT access error flag
  284. * @arg DMA2D_FLAG_TW: Transfer Watermark flag
  285. * @arg DMA2D_FLAG_TC: Transfer complete flag
  286. * @arg DMA2D_FLAG_TE: Transfer error flag
  287. * @retval The state of FLAG.
  288. */
  289. #define __HAL_DMA2D_GET_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->ISR & (__FLAG__))
  290. /**
  291. * @brief Clear the DMA2D pending flags.
  292. * @param __HANDLE__ DMA2D handle
  293. * @param __FLAG__ specifies the flag to clear.
  294. * This parameter can be any combination of the following values:
  295. * @arg DMA2D_FLAG_CE: Configuration error flag
  296. * @arg DMA2D_FLAG_CTC: CLUT transfer complete flag
  297. * @arg DMA2D_FLAG_CAE: CLUT access error flag
  298. * @arg DMA2D_FLAG_TW: Transfer Watermark flag
  299. * @arg DMA2D_FLAG_TC: Transfer complete flag
  300. * @arg DMA2D_FLAG_TE: Transfer error flag
  301. * @retval None
  302. */
  303. #define __HAL_DMA2D_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->IFCR = (__FLAG__))
  304. /**
  305. * @brief Enable the specified DMA2D interrupts.
  306. * @param __HANDLE__ DMA2D handle
  307. * @param __INTERRUPT__ specifies the DMA2D interrupt sources to be enabled.
  308. * This parameter can be any combination of the following values:
  309. * @arg DMA2D_IT_CE: Configuration error interrupt mask
  310. * @arg DMA2D_IT_CTC: CLUT transfer complete interrupt mask
  311. * @arg DMA2D_IT_CAE: CLUT access error interrupt mask
  312. * @arg DMA2D_IT_TW: Transfer Watermark interrupt mask
  313. * @arg DMA2D_IT_TC: Transfer complete interrupt mask
  314. * @arg DMA2D_IT_TE: Transfer error interrupt mask
  315. * @retval None
  316. */
  317. #define __HAL_DMA2D_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR |= (__INTERRUPT__))
  318. /**
  319. * @brief Disable the specified DMA2D interrupts.
  320. * @param __HANDLE__ DMA2D handle
  321. * @param __INTERRUPT__ specifies the DMA2D interrupt sources to be disabled.
  322. * This parameter can be any combination of the following values:
  323. * @arg DMA2D_IT_CE: Configuration error interrupt mask
  324. * @arg DMA2D_IT_CTC: CLUT transfer complete interrupt mask
  325. * @arg DMA2D_IT_CAE: CLUT access error interrupt mask
  326. * @arg DMA2D_IT_TW: Transfer Watermark interrupt mask
  327. * @arg DMA2D_IT_TC: Transfer complete interrupt mask
  328. * @arg DMA2D_IT_TE: Transfer error interrupt mask
  329. * @retval None
  330. */
  331. #define __HAL_DMA2D_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR &= ~(__INTERRUPT__))
  332. /**
  333. * @brief Check whether the specified DMA2D interrupt source is enabled or not.
  334. * @param __HANDLE__ DMA2D handle
  335. * @param __INTERRUPT__ specifies the DMA2D interrupt source to check.
  336. * This parameter can be one of the following values:
  337. * @arg DMA2D_IT_CE: Configuration error interrupt mask
  338. * @arg DMA2D_IT_CTC: CLUT transfer complete interrupt mask
  339. * @arg DMA2D_IT_CAE: CLUT access error interrupt mask
  340. * @arg DMA2D_IT_TW: Transfer Watermark interrupt mask
  341. * @arg DMA2D_IT_TC: Transfer complete interrupt mask
  342. * @arg DMA2D_IT_TE: Transfer error interrupt mask
  343. * @retval The state of INTERRUPT source.
  344. */
  345. #define __HAL_DMA2D_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR & (__INTERRUPT__))
  346. /**
  347. * @}
  348. */
  349. /* Exported functions --------------------------------------------------------*/
  350. /** @addtogroup DMA2D_Exported_Functions DMA2D Exported Functions
  351. * @{
  352. */
  353. /** @addtogroup DMA2D_Exported_Functions_Group1 Initialization and de-initialization functions
  354. * @{
  355. */
  356. /* Initialization and de-initialization functions *******************************/
  357. HAL_StatusTypeDef HAL_DMA2D_Init(DMA2D_HandleTypeDef *hdma2d);
  358. HAL_StatusTypeDef HAL_DMA2D_DeInit(DMA2D_HandleTypeDef *hdma2d);
  359. void HAL_DMA2D_MspInit(DMA2D_HandleTypeDef *hdma2d);
  360. void HAL_DMA2D_MspDeInit(DMA2D_HandleTypeDef *hdma2d);
  361. /* Callbacks Register/UnRegister functions ***********************************/
  362. #if (USE_HAL_DMA2D_REGISTER_CALLBACKS == 1)
  363. HAL_StatusTypeDef HAL_DMA2D_RegisterCallback(DMA2D_HandleTypeDef *hdma2d, HAL_DMA2D_CallbackIDTypeDef CallbackID,
  364. pDMA2D_CallbackTypeDef pCallback);
  365. HAL_StatusTypeDef HAL_DMA2D_UnRegisterCallback(DMA2D_HandleTypeDef *hdma2d, HAL_DMA2D_CallbackIDTypeDef CallbackID);
  366. #endif /* USE_HAL_DMA2D_REGISTER_CALLBACKS */
  367. /**
  368. * @}
  369. */
  370. /** @addtogroup DMA2D_Exported_Functions_Group2 IO operation functions
  371. * @{
  372. */
  373. /* IO operation functions *******************************************************/
  374. HAL_StatusTypeDef HAL_DMA2D_Start(DMA2D_HandleTypeDef *hdma2d, uint32_t pdata, uint32_t DstAddress, uint32_t Width,
  375. uint32_t Height);
  376. HAL_StatusTypeDef HAL_DMA2D_BlendingStart(DMA2D_HandleTypeDef *hdma2d, uint32_t SrcAddress1, uint32_t SrcAddress2,
  377. uint32_t DstAddress, uint32_t Width, uint32_t Height);
  378. HAL_StatusTypeDef HAL_DMA2D_Start_IT(DMA2D_HandleTypeDef *hdma2d, uint32_t pdata, uint32_t DstAddress, uint32_t Width,
  379. uint32_t Height);
  380. HAL_StatusTypeDef HAL_DMA2D_BlendingStart_IT(DMA2D_HandleTypeDef *hdma2d, uint32_t SrcAddress1, uint32_t SrcAddress2,
  381. uint32_t DstAddress, uint32_t Width, uint32_t Height);
  382. HAL_StatusTypeDef HAL_DMA2D_Suspend(DMA2D_HandleTypeDef *hdma2d);
  383. HAL_StatusTypeDef HAL_DMA2D_Resume(DMA2D_HandleTypeDef *hdma2d);
  384. HAL_StatusTypeDef HAL_DMA2D_Abort(DMA2D_HandleTypeDef *hdma2d);
  385. HAL_StatusTypeDef HAL_DMA2D_EnableCLUT(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx);
  386. HAL_StatusTypeDef HAL_DMA2D_CLUTStartLoad(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef *CLUTCfg,
  387. uint32_t LayerIdx);
  388. HAL_StatusTypeDef HAL_DMA2D_CLUTStartLoad_IT(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef *CLUTCfg,
  389. uint32_t LayerIdx);
  390. HAL_StatusTypeDef HAL_DMA2D_CLUTLoad(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef CLUTCfg, uint32_t LayerIdx);
  391. HAL_StatusTypeDef HAL_DMA2D_CLUTLoad_IT(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef CLUTCfg, uint32_t LayerIdx);
  392. HAL_StatusTypeDef HAL_DMA2D_CLUTLoading_Abort(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx);
  393. HAL_StatusTypeDef HAL_DMA2D_CLUTLoading_Suspend(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx);
  394. HAL_StatusTypeDef HAL_DMA2D_CLUTLoading_Resume(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx);
  395. HAL_StatusTypeDef HAL_DMA2D_PollForTransfer(DMA2D_HandleTypeDef *hdma2d, uint32_t Timeout);
  396. void HAL_DMA2D_IRQHandler(DMA2D_HandleTypeDef *hdma2d);
  397. void HAL_DMA2D_LineEventCallback(DMA2D_HandleTypeDef *hdma2d);
  398. void HAL_DMA2D_CLUTLoadingCpltCallback(DMA2D_HandleTypeDef *hdma2d);
  399. /**
  400. * @}
  401. */
  402. /** @addtogroup DMA2D_Exported_Functions_Group3 Peripheral Control functions
  403. * @{
  404. */
  405. /* Peripheral Control functions *************************************************/
  406. HAL_StatusTypeDef HAL_DMA2D_ConfigLayer(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx);
  407. HAL_StatusTypeDef HAL_DMA2D_ConfigCLUT(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef CLUTCfg, uint32_t LayerIdx);
  408. HAL_StatusTypeDef HAL_DMA2D_ProgramLineEvent(DMA2D_HandleTypeDef *hdma2d, uint32_t Line);
  409. HAL_StatusTypeDef HAL_DMA2D_EnableDeadTime(DMA2D_HandleTypeDef *hdma2d);
  410. HAL_StatusTypeDef HAL_DMA2D_DisableDeadTime(DMA2D_HandleTypeDef *hdma2d);
  411. HAL_StatusTypeDef HAL_DMA2D_ConfigDeadTime(DMA2D_HandleTypeDef *hdma2d, uint8_t DeadTime);
  412. /**
  413. * @}
  414. */
  415. /** @addtogroup DMA2D_Exported_Functions_Group4 Peripheral State and Error functions
  416. * @{
  417. */
  418. /* Peripheral State functions ***************************************************/
  419. HAL_DMA2D_StateTypeDef HAL_DMA2D_GetState(DMA2D_HandleTypeDef *hdma2d);
  420. uint32_t HAL_DMA2D_GetError(DMA2D_HandleTypeDef *hdma2d);
  421. /**
  422. * @}
  423. */
  424. /**
  425. * @}
  426. */
  427. /* Private constants ---------------------------------------------------------*/
  428. /** @addtogroup DMA2D_Private_Constants DMA2D Private Constants
  429. * @{
  430. */
  431. /** @defgroup DMA2D_Maximum_Line_WaterMark DMA2D Maximum Line Watermark
  432. * @{
  433. */
  434. #define DMA2D_LINE_WATERMARK_MAX DMA2D_LWR_LW /*!< DMA2D maximum line watermark */
  435. /**
  436. * @}
  437. */
  438. /** @defgroup DMA2D_Color_Value DMA2D Color Value
  439. * @{
  440. */
  441. #define DMA2D_COLOR_VALUE 0x000000FFU /*!< Color value mask */
  442. /**
  443. * @}
  444. */
  445. /** @defgroup DMA2D_Max_Layer DMA2D Maximum Number of Layers
  446. * @{
  447. */
  448. #define DMA2D_MAX_LAYER 2U /*!< DMA2D maximum number of layers */
  449. /**
  450. * @}
  451. */
  452. /** @defgroup DMA2D_Layers DMA2D Layers
  453. * @{
  454. */
  455. #define DMA2D_BACKGROUND_LAYER 0x00000000U /*!< DMA2D Background Layer (layer 0) */
  456. #define DMA2D_FOREGROUND_LAYER 0x00000001U /*!< DMA2D Foreground Layer (layer 1) */
  457. /**
  458. * @}
  459. */
  460. /** @defgroup DMA2D_Offset DMA2D Offset
  461. * @{
  462. */
  463. #define DMA2D_OFFSET DMA2D_FGOR_LO /*!< maximum Line Offset */
  464. /**
  465. * @}
  466. */
  467. /** @defgroup DMA2D_Size DMA2D Size
  468. * @{
  469. */
  470. #define DMA2D_PIXEL (DMA2D_NLR_PL >> 16U) /*!< DMA2D maximum number of pixels per line */
  471. #define DMA2D_LINE DMA2D_NLR_NL /*!< DMA2D maximum number of lines */
  472. /**
  473. * @}
  474. */
  475. /** @defgroup DMA2D_CLUT_Size DMA2D CLUT Size
  476. * @{
  477. */
  478. #define DMA2D_CLUT_SIZE (DMA2D_FGPFCCR_CS >> 8U) /*!< DMA2D maximum CLUT size */
  479. /**
  480. * @}
  481. */
  482. /**
  483. * @}
  484. */
  485. /* Private macros ------------------------------------------------------------*/
  486. /** @defgroup DMA2D_Private_Macros DMA2D Private Macros
  487. * @{
  488. */
  489. #define IS_DMA2D_LAYER(LAYER) (((LAYER) == DMA2D_BACKGROUND_LAYER)\
  490. || ((LAYER) == DMA2D_FOREGROUND_LAYER))
  491. #define IS_DMA2D_MODE(MODE) (((MODE) == DMA2D_M2M) || ((MODE) == DMA2D_M2M_PFC) || \
  492. ((MODE) == DMA2D_M2M_BLEND) || ((MODE) == DMA2D_R2M))
  493. #define IS_DMA2D_CMODE(MODE_ARGB) (((MODE_ARGB) == DMA2D_OUTPUT_ARGB8888) || \
  494. ((MODE_ARGB) == DMA2D_OUTPUT_RGB888) || \
  495. ((MODE_ARGB) == DMA2D_OUTPUT_RGB565) || \
  496. ((MODE_ARGB) == DMA2D_OUTPUT_ARGB1555) || \
  497. ((MODE_ARGB) == DMA2D_OUTPUT_ARGB4444))
  498. #define IS_DMA2D_COLOR(COLOR) ((COLOR) <= DMA2D_COLOR_VALUE)
  499. #define IS_DMA2D_LINE(LINE) ((LINE) <= DMA2D_LINE)
  500. #define IS_DMA2D_PIXEL(PIXEL) ((PIXEL) <= DMA2D_PIXEL)
  501. #define IS_DMA2D_OFFSET(OOFFSET) ((OOFFSET) <= DMA2D_OFFSET)
  502. #define IS_DMA2D_INPUT_COLOR_MODE(INPUT_CM) (((INPUT_CM) == DMA2D_INPUT_ARGB8888) || \
  503. ((INPUT_CM) == DMA2D_INPUT_RGB888) || \
  504. ((INPUT_CM) == DMA2D_INPUT_RGB565) || \
  505. ((INPUT_CM) == DMA2D_INPUT_ARGB1555) || \
  506. ((INPUT_CM) == DMA2D_INPUT_ARGB4444) || \
  507. ((INPUT_CM) == DMA2D_INPUT_L8) || \
  508. ((INPUT_CM) == DMA2D_INPUT_AL44) || \
  509. ((INPUT_CM) == DMA2D_INPUT_AL88) || \
  510. ((INPUT_CM) == DMA2D_INPUT_L4) || \
  511. ((INPUT_CM) == DMA2D_INPUT_A8) || \
  512. ((INPUT_CM) == DMA2D_INPUT_A4))
  513. #define IS_DMA2D_ALPHA_MODE(AlphaMode) (((AlphaMode) == DMA2D_NO_MODIF_ALPHA) || \
  514. ((AlphaMode) == DMA2D_REPLACE_ALPHA) || \
  515. ((AlphaMode) == DMA2D_COMBINE_ALPHA))
  516. #define IS_DMA2D_CLUT_CM(CLUT_CM) (((CLUT_CM) == DMA2D_CCM_ARGB8888) || ((CLUT_CM) == DMA2D_CCM_RGB888))
  517. #define IS_DMA2D_CLUT_SIZE(CLUT_SIZE) ((CLUT_SIZE) <= DMA2D_CLUT_SIZE)
  518. #define IS_DMA2D_LINEWATERMARK(LineWatermark) ((LineWatermark) <= DMA2D_LINE_WATERMARK_MAX)
  519. #define IS_DMA2D_IT(IT) (((IT) == DMA2D_IT_CTC) || ((IT) == DMA2D_IT_CAE) || \
  520. ((IT) == DMA2D_IT_TW) || ((IT) == DMA2D_IT_TC) || \
  521. ((IT) == DMA2D_IT_TE) || ((IT) == DMA2D_IT_CE))
  522. #define IS_DMA2D_GET_FLAG(FLAG) (((FLAG) == DMA2D_FLAG_CTC) || ((FLAG) == DMA2D_FLAG_CAE) || \
  523. ((FLAG) == DMA2D_FLAG_TW) || ((FLAG) == DMA2D_FLAG_TC) || \
  524. ((FLAG) == DMA2D_FLAG_TE) || ((FLAG) == DMA2D_FLAG_CE))
  525. /**
  526. * @}
  527. */
  528. /**
  529. * @}
  530. */
  531. #endif /* defined (DMA2D) */
  532. /**
  533. * @}
  534. */
  535. #ifdef __cplusplus
  536. }
  537. #endif
  538. #endif /* STM32F4xx_HAL_DMA2D_H */
  539. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/