1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351 |
-
- #ifndef __STM32F410Cx_H
- #define __STM32F410Cx_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- #define __CM4_REV 0x0001U
- #define __MPU_PRESENT 1U
- #define __NVIC_PRIO_BITS 4U
- #define __Vendor_SysTickConfig 0U
- #define __FPU_PRESENT 1U
-
- typedef enum
- {
- NonMaskableInt_IRQn = -14,
- MemoryManagement_IRQn = -12,
- BusFault_IRQn = -11,
- UsageFault_IRQn = -10,
- SVCall_IRQn = -5,
- DebugMonitor_IRQn = -4,
- PendSV_IRQn = -2,
- SysTick_IRQn = -1,
- WWDG_IRQn = 0,
- PVD_IRQn = 1,
- TAMP_STAMP_IRQn = 2,
- RTC_WKUP_IRQn = 3,
- FLASH_IRQn = 4,
- RCC_IRQn = 5,
- EXTI0_IRQn = 6,
- EXTI1_IRQn = 7,
- EXTI2_IRQn = 8,
- EXTI3_IRQn = 9,
- EXTI4_IRQn = 10,
- DMA1_Stream0_IRQn = 11,
- DMA1_Stream1_IRQn = 12,
- DMA1_Stream2_IRQn = 13,
- DMA1_Stream3_IRQn = 14,
- DMA1_Stream4_IRQn = 15,
- DMA1_Stream5_IRQn = 16,
- DMA1_Stream6_IRQn = 17,
- ADC_IRQn = 18,
- EXTI9_5_IRQn = 23,
- TIM1_BRK_TIM9_IRQn = 24,
- TIM1_UP_IRQn = 25,
- TIM1_TRG_COM_TIM11_IRQn = 26,
- TIM1_CC_IRQn = 27,
- I2C1_EV_IRQn = 31,
- I2C1_ER_IRQn = 32,
- I2C2_EV_IRQn = 33,
- I2C2_ER_IRQn = 34,
- SPI1_IRQn = 35,
- SPI2_IRQn = 36,
- USART1_IRQn = 37,
- USART2_IRQn = 38,
- EXTI15_10_IRQn = 40,
- RTC_Alarm_IRQn = 41,
- DMA1_Stream7_IRQn = 47,
- TIM5_IRQn = 50,
- TIM6_DAC_IRQn = 54,
- DMA2_Stream0_IRQn = 56,
- DMA2_Stream1_IRQn = 57,
- DMA2_Stream2_IRQn = 58,
- DMA2_Stream3_IRQn = 59,
- DMA2_Stream4_IRQn = 60,
- DMA2_Stream5_IRQn = 68,
- DMA2_Stream6_IRQn = 69,
- DMA2_Stream7_IRQn = 70,
- USART6_IRQn = 71,
- RNG_IRQn = 80,
- FPU_IRQn = 81,
- SPI5_IRQn = 85,
- FMPI2C1_EV_IRQn = 95,
- FMPI2C1_ER_IRQn = 96,
- LPTIM1_IRQn = 97
- } IRQn_Type;
- #include "core_cm4.h"
- #include "system_stm32f4xx.h"
- #include <stdint.h>
-
- typedef struct
- {
- __IO uint32_t SR;
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SMPR1;
- __IO uint32_t SMPR2;
- __IO uint32_t JOFR1;
- __IO uint32_t JOFR2;
- __IO uint32_t JOFR3;
- __IO uint32_t JOFR4;
- __IO uint32_t HTR;
- __IO uint32_t LTR;
- __IO uint32_t SQR1;
- __IO uint32_t SQR2;
- __IO uint32_t SQR3;
- __IO uint32_t JSQR;
- __IO uint32_t JDR1;
- __IO uint32_t JDR2;
- __IO uint32_t JDR3;
- __IO uint32_t JDR4;
- __IO uint32_t DR;
- } ADC_TypeDef;
- typedef struct
- {
- __IO uint32_t CSR;
- __IO uint32_t CCR;
- __IO uint32_t CDR;
- } ADC_Common_TypeDef;
- typedef struct
- {
- __IO uint32_t DR;
- __IO uint8_t IDR;
- uint8_t RESERVED0;
- uint16_t RESERVED1;
- __IO uint32_t CR;
- } CRC_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t SWTRIGR;
- __IO uint32_t DHR12R1;
- __IO uint32_t DHR12L1;
- __IO uint32_t DHR8R1;
- __IO uint32_t DHR12R2;
- __IO uint32_t DHR12L2;
- __IO uint32_t DHR8R2;
- __IO uint32_t DHR12RD;
- __IO uint32_t DHR12LD;
- __IO uint32_t DHR8RD;
- __IO uint32_t DOR1;
- __IO uint32_t DOR2;
- __IO uint32_t SR;
- } DAC_TypeDef;
- typedef struct
- {
- __IO uint32_t IDCODE;
- __IO uint32_t CR;
- __IO uint32_t APB1FZ;
- __IO uint32_t APB2FZ;
- }DBGMCU_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t NDTR;
- __IO uint32_t PAR;
- __IO uint32_t M0AR;
- __IO uint32_t M1AR;
- __IO uint32_t FCR;
- } DMA_Stream_TypeDef;
- typedef struct
- {
- __IO uint32_t LISR;
- __IO uint32_t HISR;
- __IO uint32_t LIFCR;
- __IO uint32_t HIFCR;
- } DMA_TypeDef;
- typedef struct
- {
- __IO uint32_t IMR;
- __IO uint32_t EMR;
- __IO uint32_t RTSR;
- __IO uint32_t FTSR;
- __IO uint32_t SWIER;
- __IO uint32_t PR;
- } EXTI_TypeDef;
- typedef struct
- {
- __IO uint32_t ACR;
- __IO uint32_t KEYR;
- __IO uint32_t OPTKEYR;
- __IO uint32_t SR;
- __IO uint32_t CR;
- __IO uint32_t OPTCR;
- __IO uint32_t OPTCR1;
- } FLASH_TypeDef;
- typedef struct
- {
- __IO uint32_t MODER;
- __IO uint32_t OTYPER;
- __IO uint32_t OSPEEDR;
- __IO uint32_t PUPDR;
- __IO uint32_t IDR;
- __IO uint32_t ODR;
- __IO uint32_t BSRR;
- __IO uint32_t LCKR;
- __IO uint32_t AFR[2];
- } GPIO_TypeDef;
- typedef struct
- {
- __IO uint32_t MEMRMP;
- __IO uint32_t PMC;
- __IO uint32_t EXTICR[4];
- uint32_t RESERVED;
- __IO uint32_t CFGR2;
- __IO uint32_t CMPCR;
- __IO uint32_t CFGR;
- } SYSCFG_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t OAR1;
- __IO uint32_t OAR2;
- __IO uint32_t DR;
- __IO uint32_t SR1;
- __IO uint32_t SR2;
- __IO uint32_t CCR;
- __IO uint32_t TRISE;
- __IO uint32_t FLTR;
- } I2C_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t OAR1;
- __IO uint32_t OAR2;
- __IO uint32_t TIMINGR;
- __IO uint32_t TIMEOUTR;
- __IO uint32_t ISR;
- __IO uint32_t ICR;
- __IO uint32_t PECR;
- __IO uint32_t RXDR;
- __IO uint32_t TXDR;
- } FMPI2C_TypeDef;
- typedef struct
- {
- __IO uint32_t KR;
- __IO uint32_t PR;
- __IO uint32_t RLR;
- __IO uint32_t SR;
- } IWDG_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CSR;
- } PWR_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t PLLCFGR;
- __IO uint32_t CFGR;
- __IO uint32_t CIR;
- __IO uint32_t AHB1RSTR;
- uint32_t RESERVED0[3];
- __IO uint32_t APB1RSTR;
- __IO uint32_t APB2RSTR;
- uint32_t RESERVED1[2];
- __IO uint32_t AHB1ENR;
- uint32_t RESERVED2[3];
- __IO uint32_t APB1ENR;
- __IO uint32_t APB2ENR;
- uint32_t RESERVED3[2];
- __IO uint32_t AHB1LPENR;
- uint32_t RESERVED4[3];
- __IO uint32_t APB1LPENR;
- __IO uint32_t APB2LPENR;
- uint32_t RESERVED5[2];
- __IO uint32_t BDCR;
- __IO uint32_t CSR;
- uint32_t RESERVED6[2];
- __IO uint32_t SSCGR;
- uint32_t RESERVED7[2];
- __IO uint32_t DCKCFGR;
- __IO uint32_t CKGATENR;
- __IO uint32_t DCKCFGR2;
- } RCC_TypeDef;
- typedef struct
- {
- __IO uint32_t TR;
- __IO uint32_t DR;
- __IO uint32_t CR;
- __IO uint32_t ISR;
- __IO uint32_t PRER;
- __IO uint32_t WUTR;
- __IO uint32_t CALIBR;
- __IO uint32_t ALRMAR;
- __IO uint32_t ALRMBR;
- __IO uint32_t WPR;
- __IO uint32_t SSR;
- __IO uint32_t SHIFTR;
- __IO uint32_t TSTR;
- __IO uint32_t TSDR;
- __IO uint32_t TSSSR;
- __IO uint32_t CALR;
- __IO uint32_t TAFCR;
- __IO uint32_t ALRMASSR;
- __IO uint32_t ALRMBSSR;
- uint32_t RESERVED7;
- __IO uint32_t BKP0R;
- __IO uint32_t BKP1R;
- __IO uint32_t BKP2R;
- __IO uint32_t BKP3R;
- __IO uint32_t BKP4R;
- __IO uint32_t BKP5R;
- __IO uint32_t BKP6R;
- __IO uint32_t BKP7R;
- __IO uint32_t BKP8R;
- __IO uint32_t BKP9R;
- __IO uint32_t BKP10R;
- __IO uint32_t BKP11R;
- __IO uint32_t BKP12R;
- __IO uint32_t BKP13R;
- __IO uint32_t BKP14R;
- __IO uint32_t BKP15R;
- __IO uint32_t BKP16R;
- __IO uint32_t BKP17R;
- __IO uint32_t BKP18R;
- __IO uint32_t BKP19R;
- } RTC_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SR;
- __IO uint32_t DR;
- __IO uint32_t CRCPR;
- __IO uint32_t RXCRCR;
- __IO uint32_t TXCRCR;
- __IO uint32_t I2SCFGR;
- __IO uint32_t I2SPR;
- } SPI_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SMCR;
- __IO uint32_t DIER;
- __IO uint32_t SR;
- __IO uint32_t EGR;
- __IO uint32_t CCMR1;
- __IO uint32_t CCMR2;
- __IO uint32_t CCER;
- __IO uint32_t CNT;
- __IO uint32_t PSC;
- __IO uint32_t ARR;
- __IO uint32_t RCR;
- __IO uint32_t CCR1;
- __IO uint32_t CCR2;
- __IO uint32_t CCR3;
- __IO uint32_t CCR4;
- __IO uint32_t BDTR;
- __IO uint32_t DCR;
- __IO uint32_t DMAR;
- __IO uint32_t OR;
- } TIM_TypeDef;
-
- typedef struct
- {
- __IO uint32_t SR;
- __IO uint32_t DR;
- __IO uint32_t BRR;
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t CR3;
- __IO uint32_t GTPR;
- } USART_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CFR;
- __IO uint32_t SR;
- } WWDG_TypeDef;
-
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t SR;
- __IO uint32_t DR;
- } RNG_TypeDef;
- typedef struct
- {
- __IO uint32_t ISR;
- __IO uint32_t ICR;
- __IO uint32_t IER;
- __IO uint32_t CFGR;
- __IO uint32_t CR;
- __IO uint32_t CMP;
- __IO uint32_t ARR;
- __IO uint32_t CNT;
- __IO uint32_t OR;
- } LPTIM_TypeDef;
- #define FLASH_BASE 0x08000000UL
- #define SRAM1_BASE 0x20000000UL
- #define PERIPH_BASE 0x40000000UL
- #define SRAM1_BB_BASE 0x22000000UL
- #define PERIPH_BB_BASE 0x42000000UL
- #define FLASH_END 0x0801FFFFUL
- #define FLASH_OTP_BASE 0x1FFF7800UL
- #define FLASH_OTP_END 0x1FFF7A0FUL
- #define SRAM_BASE SRAM1_BASE
- #define SRAM_BB_BASE SRAM1_BB_BASE
- #define APB1PERIPH_BASE PERIPH_BASE
- #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
- #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
- #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00UL)
- #define TIM6_BASE (APB1PERIPH_BASE + 0x1000UL)
- #define LPTIM1_BASE (APB1PERIPH_BASE + 0x2400UL)
- #define RTC_BASE (APB1PERIPH_BASE + 0x2800UL)
- #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00UL)
- #define IWDG_BASE (APB1PERIPH_BASE + 0x3000UL)
- #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400UL)
- #define SPI2_BASE (APB1PERIPH_BASE + 0x3800UL)
- #define USART2_BASE (APB1PERIPH_BASE + 0x4400UL)
- #define I2C1_BASE (APB1PERIPH_BASE + 0x5400UL)
- #define I2C2_BASE (APB1PERIPH_BASE + 0x5800UL)
- #define FMPI2C1_BASE (APB1PERIPH_BASE + 0x6000UL)
- #define PWR_BASE (APB1PERIPH_BASE + 0x7000UL)
- #define DAC_BASE (APB1PERIPH_BASE + 0x7400UL)
- #define TIM1_BASE (APB2PERIPH_BASE + 0x0000UL)
- #define USART1_BASE (APB2PERIPH_BASE + 0x1000UL)
- #define USART6_BASE (APB2PERIPH_BASE + 0x1400UL)
- #define ADC1_BASE (APB2PERIPH_BASE + 0x2000UL)
- #define ADC1_COMMON_BASE (APB2PERIPH_BASE + 0x2300UL)
- #define ADC_BASE ADC1_COMMON_BASE
- #define SPI1_BASE (APB2PERIPH_BASE + 0x3000UL)
- #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800UL)
- #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00UL)
- #define TIM9_BASE (APB2PERIPH_BASE + 0x4000UL)
- #define TIM11_BASE (APB2PERIPH_BASE + 0x4800UL)
- #define SPI5_BASE (APB2PERIPH_BASE + 0x5000UL)
- #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000UL)
- #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400UL)
- #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800UL)
- #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00UL)
- #define CRC_BASE (AHB1PERIPH_BASE + 0x3000UL)
- #define RCC_BASE (AHB1PERIPH_BASE + 0x3800UL)
- #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00UL)
- #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000UL)
- #define DMA1_Stream0_BASE (DMA1_BASE + 0x010UL)
- #define DMA1_Stream1_BASE (DMA1_BASE + 0x028UL)
- #define DMA1_Stream2_BASE (DMA1_BASE + 0x040UL)
- #define DMA1_Stream3_BASE (DMA1_BASE + 0x058UL)
- #define DMA1_Stream4_BASE (DMA1_BASE + 0x070UL)
- #define DMA1_Stream5_BASE (DMA1_BASE + 0x088UL)
- #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL)
- #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL)
- #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400UL)
- #define DMA2_Stream0_BASE (DMA2_BASE + 0x010UL)
- #define DMA2_Stream1_BASE (DMA2_BASE + 0x028UL)
- #define DMA2_Stream2_BASE (DMA2_BASE + 0x040UL)
- #define DMA2_Stream3_BASE (DMA2_BASE + 0x058UL)
- #define DMA2_Stream4_BASE (DMA2_BASE + 0x070UL)
- #define DMA2_Stream5_BASE (DMA2_BASE + 0x088UL)
- #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL)
- #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL)
- #define RNG_BASE (PERIPH_BASE + 0x80000UL)
- #define DBGMCU_BASE 0xE0042000UL
- #define UID_BASE 0x1FFF7A10UL
- #define FLASHSIZE_BASE 0x1FFF7A22UL
- #define PACKAGE_BASE 0x1FFF7BF0UL
-
- #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
- #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
- #define RTC ((RTC_TypeDef *) RTC_BASE)
- #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
- #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
- #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
- #define USART2 ((USART_TypeDef *) USART2_BASE)
- #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
- #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
- #define FMPI2C1 ((FMPI2C_TypeDef *) FMPI2C1_BASE)
- #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
- #define PWR ((PWR_TypeDef *) PWR_BASE)
- #define DAC1 ((DAC_TypeDef *) DAC_BASE)
- #define DAC ((DAC_TypeDef *) DAC_BASE)
- #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
- #define USART1 ((USART_TypeDef *) USART1_BASE)
- #define USART6 ((USART_TypeDef *) USART6_BASE)
- #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
- #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE)
- #define ADC ADC1_COMMON
- #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
- #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
- #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
- #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
- #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
- #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
- #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
- #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
- #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
- #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
- #define CRC ((CRC_TypeDef *) CRC_BASE)
- #define RCC ((RCC_TypeDef *) RCC_BASE)
- #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
- #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
- #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
- #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
- #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
- #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
- #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
- #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
- #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
- #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
- #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
- #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
- #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
- #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
- #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
- #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
- #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
- #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
- #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
- #define RNG ((RNG_TypeDef *) RNG_BASE)
- #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
-
-
-
- #define ADC_SR_AWD_Pos (0U)
- #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos)
- #define ADC_SR_AWD ADC_SR_AWD_Msk
- #define ADC_SR_EOC_Pos (1U)
- #define ADC_SR_EOC_Msk (0x1UL << ADC_SR_EOC_Pos)
- #define ADC_SR_EOC ADC_SR_EOC_Msk
- #define ADC_SR_JEOC_Pos (2U)
- #define ADC_SR_JEOC_Msk (0x1UL << ADC_SR_JEOC_Pos)
- #define ADC_SR_JEOC ADC_SR_JEOC_Msk
- #define ADC_SR_JSTRT_Pos (3U)
- #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos)
- #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk
- #define ADC_SR_STRT_Pos (4U)
- #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos)
- #define ADC_SR_STRT ADC_SR_STRT_Msk
- #define ADC_SR_OVR_Pos (5U)
- #define ADC_SR_OVR_Msk (0x1UL << ADC_SR_OVR_Pos)
- #define ADC_SR_OVR ADC_SR_OVR_Msk
- #define ADC_CR1_AWDCH_Pos (0U)
- #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk
- #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos)
- #define ADC_CR1_EOCIE_Pos (5U)
- #define ADC_CR1_EOCIE_Msk (0x1UL << ADC_CR1_EOCIE_Pos)
- #define ADC_CR1_EOCIE ADC_CR1_EOCIE_Msk
- #define ADC_CR1_AWDIE_Pos (6U)
- #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos)
- #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk
- #define ADC_CR1_JEOCIE_Pos (7U)
- #define ADC_CR1_JEOCIE_Msk (0x1UL << ADC_CR1_JEOCIE_Pos)
- #define ADC_CR1_JEOCIE ADC_CR1_JEOCIE_Msk
- #define ADC_CR1_SCAN_Pos (8U)
- #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos)
- #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk
- #define ADC_CR1_AWDSGL_Pos (9U)
- #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos)
- #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk
- #define ADC_CR1_JAUTO_Pos (10U)
- #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos)
- #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk
- #define ADC_CR1_DISCEN_Pos (11U)
- #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos)
- #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk
- #define ADC_CR1_JDISCEN_Pos (12U)
- #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos)
- #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk
- #define ADC_CR1_DISCNUM_Pos (13U)
- #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk
- #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos)
- #define ADC_CR1_JAWDEN_Pos (22U)
- #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos)
- #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk
- #define ADC_CR1_AWDEN_Pos (23U)
- #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos)
- #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk
- #define ADC_CR1_RES_Pos (24U)
- #define ADC_CR1_RES_Msk (0x3UL << ADC_CR1_RES_Pos)
- #define ADC_CR1_RES ADC_CR1_RES_Msk
- #define ADC_CR1_RES_0 (0x1UL << ADC_CR1_RES_Pos)
- #define ADC_CR1_RES_1 (0x2UL << ADC_CR1_RES_Pos)
- #define ADC_CR1_OVRIE_Pos (26U)
- #define ADC_CR1_OVRIE_Msk (0x1UL << ADC_CR1_OVRIE_Pos)
- #define ADC_CR1_OVRIE ADC_CR1_OVRIE_Msk
-
- #define ADC_CR2_ADON_Pos (0U)
- #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos)
- #define ADC_CR2_ADON ADC_CR2_ADON_Msk
- #define ADC_CR2_CONT_Pos (1U)
- #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos)
- #define ADC_CR2_CONT ADC_CR2_CONT_Msk
- #define ADC_CR2_DMA_Pos (8U)
- #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos)
- #define ADC_CR2_DMA ADC_CR2_DMA_Msk
- #define ADC_CR2_DDS_Pos (9U)
- #define ADC_CR2_DDS_Msk (0x1UL << ADC_CR2_DDS_Pos)
- #define ADC_CR2_DDS ADC_CR2_DDS_Msk
- #define ADC_CR2_EOCS_Pos (10U)
- #define ADC_CR2_EOCS_Msk (0x1UL << ADC_CR2_EOCS_Pos)
- #define ADC_CR2_EOCS ADC_CR2_EOCS_Msk
- #define ADC_CR2_ALIGN_Pos (11U)
- #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos)
- #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk
- #define ADC_CR2_JEXTSEL_Pos (16U)
- #define ADC_CR2_JEXTSEL_Msk (0xFUL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk
- #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTSEL_3 (0x8UL << ADC_CR2_JEXTSEL_Pos)
- #define ADC_CR2_JEXTEN_Pos (20U)
- #define ADC_CR2_JEXTEN_Msk (0x3UL << ADC_CR2_JEXTEN_Pos)
- #define ADC_CR2_JEXTEN ADC_CR2_JEXTEN_Msk
- #define ADC_CR2_JEXTEN_0 (0x1UL << ADC_CR2_JEXTEN_Pos)
- #define ADC_CR2_JEXTEN_1 (0x2UL << ADC_CR2_JEXTEN_Pos)
- #define ADC_CR2_JSWSTART_Pos (22U)
- #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos)
- #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk
- #define ADC_CR2_EXTSEL_Pos (24U)
- #define ADC_CR2_EXTSEL_Msk (0xFUL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk
- #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTSEL_3 (0x8UL << ADC_CR2_EXTSEL_Pos)
- #define ADC_CR2_EXTEN_Pos (28U)
- #define ADC_CR2_EXTEN_Msk (0x3UL << ADC_CR2_EXTEN_Pos)
- #define ADC_CR2_EXTEN ADC_CR2_EXTEN_Msk
- #define ADC_CR2_EXTEN_0 (0x1UL << ADC_CR2_EXTEN_Pos)
- #define ADC_CR2_EXTEN_1 (0x2UL << ADC_CR2_EXTEN_Pos)
- #define ADC_CR2_SWSTART_Pos (30U)
- #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos)
- #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk
- #define ADC_SMPR1_SMP10_Pos (0U)
- #define ADC_SMPR1_SMP10_Msk (0x7UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk
- #define ADC_SMPR1_SMP10_0 (0x1UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP10_1 (0x2UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP10_2 (0x4UL << ADC_SMPR1_SMP10_Pos)
- #define ADC_SMPR1_SMP11_Pos (3U)
- #define ADC_SMPR1_SMP11_Msk (0x7UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk
- #define ADC_SMPR1_SMP11_0 (0x1UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP11_1 (0x2UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP11_2 (0x4UL << ADC_SMPR1_SMP11_Pos)
- #define ADC_SMPR1_SMP12_Pos (6U)
- #define ADC_SMPR1_SMP12_Msk (0x7UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk
- #define ADC_SMPR1_SMP12_0 (0x1UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP12_1 (0x2UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP12_2 (0x4UL << ADC_SMPR1_SMP12_Pos)
- #define ADC_SMPR1_SMP13_Pos (9U)
- #define ADC_SMPR1_SMP13_Msk (0x7UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk
- #define ADC_SMPR1_SMP13_0 (0x1UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP13_1 (0x2UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP13_2 (0x4UL << ADC_SMPR1_SMP13_Pos)
- #define ADC_SMPR1_SMP14_Pos (12U)
- #define ADC_SMPR1_SMP14_Msk (0x7UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk
- #define ADC_SMPR1_SMP14_0 (0x1UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP14_1 (0x2UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP14_2 (0x4UL << ADC_SMPR1_SMP14_Pos)
- #define ADC_SMPR1_SMP15_Pos (15U)
- #define ADC_SMPR1_SMP15_Msk (0x7UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk
- #define ADC_SMPR1_SMP15_0 (0x1UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP15_1 (0x2UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP15_2 (0x4UL << ADC_SMPR1_SMP15_Pos)
- #define ADC_SMPR1_SMP16_Pos (18U)
- #define ADC_SMPR1_SMP16_Msk (0x7UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk
- #define ADC_SMPR1_SMP16_0 (0x1UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP16_1 (0x2UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP16_2 (0x4UL << ADC_SMPR1_SMP16_Pos)
- #define ADC_SMPR1_SMP17_Pos (21U)
- #define ADC_SMPR1_SMP17_Msk (0x7UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk
- #define ADC_SMPR1_SMP17_0 (0x1UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR1_SMP17_1 (0x2UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR1_SMP17_2 (0x4UL << ADC_SMPR1_SMP17_Pos)
- #define ADC_SMPR1_SMP18_Pos (24U)
- #define ADC_SMPR1_SMP18_Msk (0x7UL << ADC_SMPR1_SMP18_Pos)
- #define ADC_SMPR1_SMP18 ADC_SMPR1_SMP18_Msk
- #define ADC_SMPR1_SMP18_0 (0x1UL << ADC_SMPR1_SMP18_Pos)
- #define ADC_SMPR1_SMP18_1 (0x2UL << ADC_SMPR1_SMP18_Pos)
- #define ADC_SMPR1_SMP18_2 (0x4UL << ADC_SMPR1_SMP18_Pos)
- #define ADC_SMPR2_SMP0_Pos (0U)
- #define ADC_SMPR2_SMP0_Msk (0x7UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk
- #define ADC_SMPR2_SMP0_0 (0x1UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP0_1 (0x2UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP0_2 (0x4UL << ADC_SMPR2_SMP0_Pos)
- #define ADC_SMPR2_SMP1_Pos (3U)
- #define ADC_SMPR2_SMP1_Msk (0x7UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk
- #define ADC_SMPR2_SMP1_0 (0x1UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP1_1 (0x2UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP1_2 (0x4UL << ADC_SMPR2_SMP1_Pos)
- #define ADC_SMPR2_SMP2_Pos (6U)
- #define ADC_SMPR2_SMP2_Msk (0x7UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk
- #define ADC_SMPR2_SMP2_0 (0x1UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP2_1 (0x2UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP2_2 (0x4UL << ADC_SMPR2_SMP2_Pos)
- #define ADC_SMPR2_SMP3_Pos (9U)
- #define ADC_SMPR2_SMP3_Msk (0x7UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk
- #define ADC_SMPR2_SMP3_0 (0x1UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP3_1 (0x2UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP3_2 (0x4UL << ADC_SMPR2_SMP3_Pos)
- #define ADC_SMPR2_SMP4_Pos (12U)
- #define ADC_SMPR2_SMP4_Msk (0x7UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk
- #define ADC_SMPR2_SMP4_0 (0x1UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP4_1 (0x2UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP4_2 (0x4UL << ADC_SMPR2_SMP4_Pos)
- #define ADC_SMPR2_SMP5_Pos (15U)
- #define ADC_SMPR2_SMP5_Msk (0x7UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk
- #define ADC_SMPR2_SMP5_0 (0x1UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP5_1 (0x2UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP5_2 (0x4UL << ADC_SMPR2_SMP5_Pos)
- #define ADC_SMPR2_SMP6_Pos (18U)
- #define ADC_SMPR2_SMP6_Msk (0x7UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk
- #define ADC_SMPR2_SMP6_0 (0x1UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP6_1 (0x2UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP6_2 (0x4UL << ADC_SMPR2_SMP6_Pos)
- #define ADC_SMPR2_SMP7_Pos (21U)
- #define ADC_SMPR2_SMP7_Msk (0x7UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk
- #define ADC_SMPR2_SMP7_0 (0x1UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP7_1 (0x2UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP7_2 (0x4UL << ADC_SMPR2_SMP7_Pos)
- #define ADC_SMPR2_SMP8_Pos (24U)
- #define ADC_SMPR2_SMP8_Msk (0x7UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk
- #define ADC_SMPR2_SMP8_0 (0x1UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP8_1 (0x2UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP8_2 (0x4UL << ADC_SMPR2_SMP8_Pos)
- #define ADC_SMPR2_SMP9_Pos (27U)
- #define ADC_SMPR2_SMP9_Msk (0x7UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk
- #define ADC_SMPR2_SMP9_0 (0x1UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_SMPR2_SMP9_1 (0x2UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_SMPR2_SMP9_2 (0x4UL << ADC_SMPR2_SMP9_Pos)
- #define ADC_JOFR1_JOFFSET1_Pos (0U)
- #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos)
- #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk
- #define ADC_JOFR2_JOFFSET2_Pos (0U)
- #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos)
- #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk
- #define ADC_JOFR3_JOFFSET3_Pos (0U)
- #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos)
- #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk
- #define ADC_JOFR4_JOFFSET4_Pos (0U)
- #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos)
- #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk
- #define ADC_HTR_HT_Pos (0U)
- #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos)
- #define ADC_HTR_HT ADC_HTR_HT_Msk
- #define ADC_LTR_LT_Pos (0U)
- #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos)
- #define ADC_LTR_LT ADC_LTR_LT_Msk
- #define ADC_SQR1_SQ13_Pos (0U)
- #define ADC_SQR1_SQ13_Msk (0x1FUL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk
- #define ADC_SQR1_SQ13_0 (0x01UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_1 (0x02UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_2 (0x04UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_3 (0x08UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ13_4 (0x10UL << ADC_SQR1_SQ13_Pos)
- #define ADC_SQR1_SQ14_Pos (5U)
- #define ADC_SQR1_SQ14_Msk (0x1FUL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk
- #define ADC_SQR1_SQ14_0 (0x01UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_1 (0x02UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_2 (0x04UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_3 (0x08UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ14_4 (0x10UL << ADC_SQR1_SQ14_Pos)
- #define ADC_SQR1_SQ15_Pos (10U)
- #define ADC_SQR1_SQ15_Msk (0x1FUL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk
- #define ADC_SQR1_SQ15_0 (0x01UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_1 (0x02UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_2 (0x04UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_3 (0x08UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ15_4 (0x10UL << ADC_SQR1_SQ15_Pos)
- #define ADC_SQR1_SQ16_Pos (15U)
- #define ADC_SQR1_SQ16_Msk (0x1FUL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk
- #define ADC_SQR1_SQ16_0 (0x01UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_1 (0x02UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_2 (0x04UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_3 (0x08UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_SQ16_4 (0x10UL << ADC_SQR1_SQ16_Pos)
- #define ADC_SQR1_L_Pos (20U)
- #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L ADC_SQR1_L_Msk
- #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos)
- #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos)
- #define ADC_SQR2_SQ7_Pos (0U)
- #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk
- #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos)
- #define ADC_SQR2_SQ8_Pos (5U)
- #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk
- #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos)
- #define ADC_SQR2_SQ9_Pos (10U)
- #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk
- #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos)
- #define ADC_SQR2_SQ10_Pos (15U)
- #define ADC_SQR2_SQ10_Msk (0x1FUL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk
- #define ADC_SQR2_SQ10_0 (0x01UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_1 (0x02UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_2 (0x04UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_3 (0x08UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ10_4 (0x10UL << ADC_SQR2_SQ10_Pos)
- #define ADC_SQR2_SQ11_Pos (20U)
- #define ADC_SQR2_SQ11_Msk (0x1FUL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk
- #define ADC_SQR2_SQ11_0 (0x01UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_1 (0x02UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_2 (0x04UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_3 (0x08UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ11_4 (0x10UL << ADC_SQR2_SQ11_Pos)
- #define ADC_SQR2_SQ12_Pos (25U)
- #define ADC_SQR2_SQ12_Msk (0x1FUL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk
- #define ADC_SQR2_SQ12_0 (0x01UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_1 (0x02UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_2 (0x04UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_3 (0x08UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR2_SQ12_4 (0x10UL << ADC_SQR2_SQ12_Pos)
- #define ADC_SQR3_SQ1_Pos (0U)
- #define ADC_SQR3_SQ1_Msk (0x1FUL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk
- #define ADC_SQR3_SQ1_0 (0x01UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_1 (0x02UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_2 (0x04UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_3 (0x08UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ1_4 (0x10UL << ADC_SQR3_SQ1_Pos)
- #define ADC_SQR3_SQ2_Pos (5U)
- #define ADC_SQR3_SQ2_Msk (0x1FUL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk
- #define ADC_SQR3_SQ2_0 (0x01UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_1 (0x02UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_2 (0x04UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_3 (0x08UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ2_4 (0x10UL << ADC_SQR3_SQ2_Pos)
- #define ADC_SQR3_SQ3_Pos (10U)
- #define ADC_SQR3_SQ3_Msk (0x1FUL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk
- #define ADC_SQR3_SQ3_0 (0x01UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_1 (0x02UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_2 (0x04UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_3 (0x08UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ3_4 (0x10UL << ADC_SQR3_SQ3_Pos)
- #define ADC_SQR3_SQ4_Pos (15U)
- #define ADC_SQR3_SQ4_Msk (0x1FUL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk
- #define ADC_SQR3_SQ4_0 (0x01UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_1 (0x02UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_2 (0x04UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_3 (0x08UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ4_4 (0x10UL << ADC_SQR3_SQ4_Pos)
- #define ADC_SQR3_SQ5_Pos (20U)
- #define ADC_SQR3_SQ5_Msk (0x1FUL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk
- #define ADC_SQR3_SQ5_0 (0x01UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_1 (0x02UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_2 (0x04UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_3 (0x08UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ5_4 (0x10UL << ADC_SQR3_SQ5_Pos)
- #define ADC_SQR3_SQ6_Pos (25U)
- #define ADC_SQR3_SQ6_Msk (0x1FUL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk
- #define ADC_SQR3_SQ6_0 (0x01UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_1 (0x02UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_2 (0x04UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_3 (0x08UL << ADC_SQR3_SQ6_Pos)
- #define ADC_SQR3_SQ6_4 (0x10UL << ADC_SQR3_SQ6_Pos)
- #define ADC_JSQR_JSQ1_Pos (0U)
- #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk
- #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos)
- #define ADC_JSQR_JSQ2_Pos (5U)
- #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk
- #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos)
- #define ADC_JSQR_JSQ3_Pos (10U)
- #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk
- #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos)
- #define ADC_JSQR_JSQ4_Pos (15U)
- #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk
- #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos)
- #define ADC_JSQR_JL_Pos (20U)
- #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos)
- #define ADC_JSQR_JL ADC_JSQR_JL_Msk
- #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos)
- #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos)
- #define ADC_JDR1_JDATA_Pos (0U)
- #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos)
- #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk
- #define ADC_JDR2_JDATA_Pos (0U)
- #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos)
- #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk
- #define ADC_JDR3_JDATA_Pos (0U)
- #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos)
- #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk
- #define ADC_JDR4_JDATA_Pos (0U)
- #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos)
- #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk
- #define ADC_DR_DATA_Pos (0U)
- #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos)
- #define ADC_DR_DATA ADC_DR_DATA_Msk
- #define ADC_DR_ADC2DATA_Pos (16U)
- #define ADC_DR_ADC2DATA_Msk (0xFFFFUL << ADC_DR_ADC2DATA_Pos)
- #define ADC_DR_ADC2DATA ADC_DR_ADC2DATA_Msk
- #define ADC_CSR_AWD1_Pos (0U)
- #define ADC_CSR_AWD1_Msk (0x1UL << ADC_CSR_AWD1_Pos)
- #define ADC_CSR_AWD1 ADC_CSR_AWD1_Msk
- #define ADC_CSR_EOC1_Pos (1U)
- #define ADC_CSR_EOC1_Msk (0x1UL << ADC_CSR_EOC1_Pos)
- #define ADC_CSR_EOC1 ADC_CSR_EOC1_Msk
- #define ADC_CSR_JEOC1_Pos (2U)
- #define ADC_CSR_JEOC1_Msk (0x1UL << ADC_CSR_JEOC1_Pos)
- #define ADC_CSR_JEOC1 ADC_CSR_JEOC1_Msk
- #define ADC_CSR_JSTRT1_Pos (3U)
- #define ADC_CSR_JSTRT1_Msk (0x1UL << ADC_CSR_JSTRT1_Pos)
- #define ADC_CSR_JSTRT1 ADC_CSR_JSTRT1_Msk
- #define ADC_CSR_STRT1_Pos (4U)
- #define ADC_CSR_STRT1_Msk (0x1UL << ADC_CSR_STRT1_Pos)
- #define ADC_CSR_STRT1 ADC_CSR_STRT1_Msk
- #define ADC_CSR_OVR1_Pos (5U)
- #define ADC_CSR_OVR1_Msk (0x1UL << ADC_CSR_OVR1_Pos)
- #define ADC_CSR_OVR1 ADC_CSR_OVR1_Msk
- #define ADC_CSR_DOVR1 ADC_CSR_OVR1
- #define ADC_CCR_MULTI_Pos (0U)
- #define ADC_CCR_MULTI_Msk (0x1FUL << ADC_CCR_MULTI_Pos)
- #define ADC_CCR_MULTI ADC_CCR_MULTI_Msk
- #define ADC_CCR_MULTI_0 (0x01UL << ADC_CCR_MULTI_Pos)
- #define ADC_CCR_MULTI_1 (0x02UL << ADC_CCR_MULTI_Pos)
- #define ADC_CCR_MULTI_2 (0x04UL << ADC_CCR_MULTI_Pos)
- #define ADC_CCR_MULTI_3 (0x08UL << ADC_CCR_MULTI_Pos)
- #define ADC_CCR_MULTI_4 (0x10UL << ADC_CCR_MULTI_Pos)
- #define ADC_CCR_DELAY_Pos (8U)
- #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos)
- #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk
- #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos)
- #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos)
- #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos)
- #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos)
- #define ADC_CCR_DDS_Pos (13U)
- #define ADC_CCR_DDS_Msk (0x1UL << ADC_CCR_DDS_Pos)
- #define ADC_CCR_DDS ADC_CCR_DDS_Msk
- #define ADC_CCR_DMA_Pos (14U)
- #define ADC_CCR_DMA_Msk (0x3UL << ADC_CCR_DMA_Pos)
- #define ADC_CCR_DMA ADC_CCR_DMA_Msk
- #define ADC_CCR_DMA_0 (0x1UL << ADC_CCR_DMA_Pos)
- #define ADC_CCR_DMA_1 (0x2UL << ADC_CCR_DMA_Pos)
- #define ADC_CCR_ADCPRE_Pos (16U)
- #define ADC_CCR_ADCPRE_Msk (0x3UL << ADC_CCR_ADCPRE_Pos)
- #define ADC_CCR_ADCPRE ADC_CCR_ADCPRE_Msk
- #define ADC_CCR_ADCPRE_0 (0x1UL << ADC_CCR_ADCPRE_Pos)
- #define ADC_CCR_ADCPRE_1 (0x2UL << ADC_CCR_ADCPRE_Pos)
- #define ADC_CCR_VBATE_Pos (22U)
- #define ADC_CCR_VBATE_Msk (0x1UL << ADC_CCR_VBATE_Pos)
- #define ADC_CCR_VBATE ADC_CCR_VBATE_Msk
- #define ADC_CCR_TSVREFE_Pos (23U)
- #define ADC_CCR_TSVREFE_Msk (0x1UL << ADC_CCR_TSVREFE_Pos)
- #define ADC_CCR_TSVREFE ADC_CCR_TSVREFE_Msk
- #define ADC_CDR_DATA1_Pos (0U)
- #define ADC_CDR_DATA1_Msk (0xFFFFUL << ADC_CDR_DATA1_Pos)
- #define ADC_CDR_DATA1 ADC_CDR_DATA1_Msk
- #define ADC_CDR_DATA2_Pos (16U)
- #define ADC_CDR_DATA2_Msk (0xFFFFUL << ADC_CDR_DATA2_Pos)
- #define ADC_CDR_DATA2 ADC_CDR_DATA2_Msk
- #define ADC_CDR_RDATA_MST ADC_CDR_DATA1
- #define ADC_CDR_RDATA_SLV ADC_CDR_DATA2
- #define CRC_DR_DR_Pos (0U)
- #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos)
- #define CRC_DR_DR CRC_DR_DR_Msk
- #define CRC_IDR_IDR_Pos (0U)
- #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos)
- #define CRC_IDR_IDR CRC_IDR_IDR_Msk
- #define CRC_CR_RESET_Pos (0U)
- #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos)
- #define CRC_CR_RESET CRC_CR_RESET_Msk
- #define DAC_CR_EN1_Pos (0U)
- #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos)
- #define DAC_CR_EN1 DAC_CR_EN1_Msk
- #define DAC_CR_BOFF1_Pos (1U)
- #define DAC_CR_BOFF1_Msk (0x1UL << DAC_CR_BOFF1_Pos)
- #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk
- #define DAC_CR_TEN1_Pos (2U)
- #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos)
- #define DAC_CR_TEN1 DAC_CR_TEN1_Msk
- #define DAC_CR_TSEL1_Pos (3U)
- #define DAC_CR_TSEL1_Msk (0x7UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk
- #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos)
- #define DAC_CR_WAVE1_Pos (6U)
- #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos)
- #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk
- #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos)
- #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos)
- #define DAC_CR_MAMP1_Pos (8U)
- #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk
- #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos)
- #define DAC_CR_DMAEN1_Pos (12U)
- #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos)
- #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk
- #define DAC_CR_DMAUDRIE1_Pos (13U)
- #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos)
- #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk
- #define DAC_CR_EN2_Pos (16U)
- #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos)
- #define DAC_CR_EN2 DAC_CR_EN2_Msk
- #define DAC_CR_BOFF2_Pos (17U)
- #define DAC_CR_BOFF2_Msk (0x1UL << DAC_CR_BOFF2_Pos)
- #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk
- #define DAC_CR_TEN2_Pos (18U)
- #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos)
- #define DAC_CR_TEN2 DAC_CR_TEN2_Msk
- #define DAC_CR_TSEL2_Pos (19U)
- #define DAC_CR_TSEL2_Msk (0x7UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk
- #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos)
- #define DAC_CR_WAVE2_Pos (22U)
- #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos)
- #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk
- #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos)
- #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos)
- #define DAC_CR_MAMP2_Pos (24U)
- #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk
- #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos)
- #define DAC_CR_DMAEN2_Pos (28U)
- #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos)
- #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk
- #define DAC_CR_DMAUDRIE2_Pos (29U)
- #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos)
- #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk
- #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
- #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos)
- #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk
- #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
- #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos)
- #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk
- #define DAC_DHR12R1_DACC1DHR_Pos (0U)
- #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos)
- #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk
- #define DAC_DHR12L1_DACC1DHR_Pos (4U)
- #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos)
- #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk
- #define DAC_DHR8R1_DACC1DHR_Pos (0U)
- #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos)
- #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk
- #define DAC_DHR12R2_DACC2DHR_Pos (0U)
- #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos)
- #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk
- #define DAC_DHR12L2_DACC2DHR_Pos (4U)
- #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos)
- #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk
- #define DAC_DHR8R2_DACC2DHR_Pos (0U)
- #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos)
- #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk
- #define DAC_DHR12RD_DACC1DHR_Pos (0U)
- #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos)
- #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk
- #define DAC_DHR12RD_DACC2DHR_Pos (16U)
- #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos)
- #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk
- #define DAC_DHR12LD_DACC1DHR_Pos (4U)
- #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos)
- #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk
- #define DAC_DHR12LD_DACC2DHR_Pos (20U)
- #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos)
- #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk
- #define DAC_DHR8RD_DACC1DHR_Pos (0U)
- #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos)
- #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk
- #define DAC_DHR8RD_DACC2DHR_Pos (8U)
- #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos)
- #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk
- #define DAC_DOR1_DACC1DOR_Pos (0U)
- #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos)
- #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk
- #define DAC_DOR2_DACC2DOR_Pos (0U)
- #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos)
- #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk
- #define DAC_SR_DMAUDR1_Pos (13U)
- #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos)
- #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk
- #define DAC_SR_DMAUDR2_Pos (29U)
- #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos)
- #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk
- #define DMA_SxCR_CHSEL_Pos (25U)
- #define DMA_SxCR_CHSEL_Msk (0x7UL << DMA_SxCR_CHSEL_Pos)
- #define DMA_SxCR_CHSEL DMA_SxCR_CHSEL_Msk
- #define DMA_SxCR_CHSEL_0 0x02000000U
- #define DMA_SxCR_CHSEL_1 0x04000000U
- #define DMA_SxCR_CHSEL_2 0x08000000U
- #define DMA_SxCR_MBURST_Pos (23U)
- #define DMA_SxCR_MBURST_Msk (0x3UL << DMA_SxCR_MBURST_Pos)
- #define DMA_SxCR_MBURST DMA_SxCR_MBURST_Msk
- #define DMA_SxCR_MBURST_0 (0x1UL << DMA_SxCR_MBURST_Pos)
- #define DMA_SxCR_MBURST_1 (0x2UL << DMA_SxCR_MBURST_Pos)
- #define DMA_SxCR_PBURST_Pos (21U)
- #define DMA_SxCR_PBURST_Msk (0x3UL << DMA_SxCR_PBURST_Pos)
- #define DMA_SxCR_PBURST DMA_SxCR_PBURST_Msk
- #define DMA_SxCR_PBURST_0 (0x1UL << DMA_SxCR_PBURST_Pos)
- #define DMA_SxCR_PBURST_1 (0x2UL << DMA_SxCR_PBURST_Pos)
- #define DMA_SxCR_CT_Pos (19U)
- #define DMA_SxCR_CT_Msk (0x1UL << DMA_SxCR_CT_Pos)
- #define DMA_SxCR_CT DMA_SxCR_CT_Msk
- #define DMA_SxCR_DBM_Pos (18U)
- #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos)
- #define DMA_SxCR_DBM DMA_SxCR_DBM_Msk
- #define DMA_SxCR_PL_Pos (16U)
- #define DMA_SxCR_PL_Msk (0x3UL << DMA_SxCR_PL_Pos)
- #define DMA_SxCR_PL DMA_SxCR_PL_Msk
- #define DMA_SxCR_PL_0 (0x1UL << DMA_SxCR_PL_Pos)
- #define DMA_SxCR_PL_1 (0x2UL << DMA_SxCR_PL_Pos)
- #define DMA_SxCR_PINCOS_Pos (15U)
- #define DMA_SxCR_PINCOS_Msk (0x1UL << DMA_SxCR_PINCOS_Pos)
- #define DMA_SxCR_PINCOS DMA_SxCR_PINCOS_Msk
- #define DMA_SxCR_MSIZE_Pos (13U)
- #define DMA_SxCR_MSIZE_Msk (0x3UL << DMA_SxCR_MSIZE_Pos)
- #define DMA_SxCR_MSIZE DMA_SxCR_MSIZE_Msk
- #define DMA_SxCR_MSIZE_0 (0x1UL << DMA_SxCR_MSIZE_Pos)
- #define DMA_SxCR_MSIZE_1 (0x2UL << DMA_SxCR_MSIZE_Pos)
- #define DMA_SxCR_PSIZE_Pos (11U)
- #define DMA_SxCR_PSIZE_Msk (0x3UL << DMA_SxCR_PSIZE_Pos)
- #define DMA_SxCR_PSIZE DMA_SxCR_PSIZE_Msk
- #define DMA_SxCR_PSIZE_0 (0x1UL << DMA_SxCR_PSIZE_Pos)
- #define DMA_SxCR_PSIZE_1 (0x2UL << DMA_SxCR_PSIZE_Pos)
- #define DMA_SxCR_MINC_Pos (10U)
- #define DMA_SxCR_MINC_Msk (0x1UL << DMA_SxCR_MINC_Pos)
- #define DMA_SxCR_MINC DMA_SxCR_MINC_Msk
- #define DMA_SxCR_PINC_Pos (9U)
- #define DMA_SxCR_PINC_Msk (0x1UL << DMA_SxCR_PINC_Pos)
- #define DMA_SxCR_PINC DMA_SxCR_PINC_Msk
- #define DMA_SxCR_CIRC_Pos (8U)
- #define DMA_SxCR_CIRC_Msk (0x1UL << DMA_SxCR_CIRC_Pos)
- #define DMA_SxCR_CIRC DMA_SxCR_CIRC_Msk
- #define DMA_SxCR_DIR_Pos (6U)
- #define DMA_SxCR_DIR_Msk (0x3UL << DMA_SxCR_DIR_Pos)
- #define DMA_SxCR_DIR DMA_SxCR_DIR_Msk
- #define DMA_SxCR_DIR_0 (0x1UL << DMA_SxCR_DIR_Pos)
- #define DMA_SxCR_DIR_1 (0x2UL << DMA_SxCR_DIR_Pos)
- #define DMA_SxCR_PFCTRL_Pos (5U)
- #define DMA_SxCR_PFCTRL_Msk (0x1UL << DMA_SxCR_PFCTRL_Pos)
- #define DMA_SxCR_PFCTRL DMA_SxCR_PFCTRL_Msk
- #define DMA_SxCR_TCIE_Pos (4U)
- #define DMA_SxCR_TCIE_Msk (0x1UL << DMA_SxCR_TCIE_Pos)
- #define DMA_SxCR_TCIE DMA_SxCR_TCIE_Msk
- #define DMA_SxCR_HTIE_Pos (3U)
- #define DMA_SxCR_HTIE_Msk (0x1UL << DMA_SxCR_HTIE_Pos)
- #define DMA_SxCR_HTIE DMA_SxCR_HTIE_Msk
- #define DMA_SxCR_TEIE_Pos (2U)
- #define DMA_SxCR_TEIE_Msk (0x1UL << DMA_SxCR_TEIE_Pos)
- #define DMA_SxCR_TEIE DMA_SxCR_TEIE_Msk
- #define DMA_SxCR_DMEIE_Pos (1U)
- #define DMA_SxCR_DMEIE_Msk (0x1UL << DMA_SxCR_DMEIE_Pos)
- #define DMA_SxCR_DMEIE DMA_SxCR_DMEIE_Msk
- #define DMA_SxCR_EN_Pos (0U)
- #define DMA_SxCR_EN_Msk (0x1UL << DMA_SxCR_EN_Pos)
- #define DMA_SxCR_EN DMA_SxCR_EN_Msk
- #define DMA_SxCR_ACK_Pos (20U)
- #define DMA_SxCR_ACK_Msk (0x1UL << DMA_SxCR_ACK_Pos)
- #define DMA_SxCR_ACK DMA_SxCR_ACK_Msk
- #define DMA_SxNDT_Pos (0U)
- #define DMA_SxNDT_Msk (0xFFFFUL << DMA_SxNDT_Pos)
- #define DMA_SxNDT DMA_SxNDT_Msk
- #define DMA_SxNDT_0 (0x0001UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_1 (0x0002UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_2 (0x0004UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_3 (0x0008UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_4 (0x0010UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_5 (0x0020UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_6 (0x0040UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_7 (0x0080UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_8 (0x0100UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_9 (0x0200UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_10 (0x0400UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_11 (0x0800UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_12 (0x1000UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_13 (0x2000UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_14 (0x4000UL << DMA_SxNDT_Pos)
- #define DMA_SxNDT_15 (0x8000UL << DMA_SxNDT_Pos)
-
- #define DMA_SxFCR_FEIE_Pos (7U)
- #define DMA_SxFCR_FEIE_Msk (0x1UL << DMA_SxFCR_FEIE_Pos)
- #define DMA_SxFCR_FEIE DMA_SxFCR_FEIE_Msk
- #define DMA_SxFCR_FS_Pos (3U)
- #define DMA_SxFCR_FS_Msk (0x7UL << DMA_SxFCR_FS_Pos)
- #define DMA_SxFCR_FS DMA_SxFCR_FS_Msk
- #define DMA_SxFCR_FS_0 (0x1UL << DMA_SxFCR_FS_Pos)
- #define DMA_SxFCR_FS_1 (0x2UL << DMA_SxFCR_FS_Pos)
- #define DMA_SxFCR_FS_2 (0x4UL << DMA_SxFCR_FS_Pos)
- #define DMA_SxFCR_DMDIS_Pos (2U)
- #define DMA_SxFCR_DMDIS_Msk (0x1UL << DMA_SxFCR_DMDIS_Pos)
- #define DMA_SxFCR_DMDIS DMA_SxFCR_DMDIS_Msk
- #define DMA_SxFCR_FTH_Pos (0U)
- #define DMA_SxFCR_FTH_Msk (0x3UL << DMA_SxFCR_FTH_Pos)
- #define DMA_SxFCR_FTH DMA_SxFCR_FTH_Msk
- #define DMA_SxFCR_FTH_0 (0x1UL << DMA_SxFCR_FTH_Pos)
- #define DMA_SxFCR_FTH_1 (0x2UL << DMA_SxFCR_FTH_Pos)
-
- #define DMA_LISR_TCIF3_Pos (27U)
- #define DMA_LISR_TCIF3_Msk (0x1UL << DMA_LISR_TCIF3_Pos)
- #define DMA_LISR_TCIF3 DMA_LISR_TCIF3_Msk
- #define DMA_LISR_HTIF3_Pos (26U)
- #define DMA_LISR_HTIF3_Msk (0x1UL << DMA_LISR_HTIF3_Pos)
- #define DMA_LISR_HTIF3 DMA_LISR_HTIF3_Msk
- #define DMA_LISR_TEIF3_Pos (25U)
- #define DMA_LISR_TEIF3_Msk (0x1UL << DMA_LISR_TEIF3_Pos)
- #define DMA_LISR_TEIF3 DMA_LISR_TEIF3_Msk
- #define DMA_LISR_DMEIF3_Pos (24U)
- #define DMA_LISR_DMEIF3_Msk (0x1UL << DMA_LISR_DMEIF3_Pos)
- #define DMA_LISR_DMEIF3 DMA_LISR_DMEIF3_Msk
- #define DMA_LISR_FEIF3_Pos (22U)
- #define DMA_LISR_FEIF3_Msk (0x1UL << DMA_LISR_FEIF3_Pos)
- #define DMA_LISR_FEIF3 DMA_LISR_FEIF3_Msk
- #define DMA_LISR_TCIF2_Pos (21U)
- #define DMA_LISR_TCIF2_Msk (0x1UL << DMA_LISR_TCIF2_Pos)
- #define DMA_LISR_TCIF2 DMA_LISR_TCIF2_Msk
- #define DMA_LISR_HTIF2_Pos (20U)
- #define DMA_LISR_HTIF2_Msk (0x1UL << DMA_LISR_HTIF2_Pos)
- #define DMA_LISR_HTIF2 DMA_LISR_HTIF2_Msk
- #define DMA_LISR_TEIF2_Pos (19U)
- #define DMA_LISR_TEIF2_Msk (0x1UL << DMA_LISR_TEIF2_Pos)
- #define DMA_LISR_TEIF2 DMA_LISR_TEIF2_Msk
- #define DMA_LISR_DMEIF2_Pos (18U)
- #define DMA_LISR_DMEIF2_Msk (0x1UL << DMA_LISR_DMEIF2_Pos)
- #define DMA_LISR_DMEIF2 DMA_LISR_DMEIF2_Msk
- #define DMA_LISR_FEIF2_Pos (16U)
- #define DMA_LISR_FEIF2_Msk (0x1UL << DMA_LISR_FEIF2_Pos)
- #define DMA_LISR_FEIF2 DMA_LISR_FEIF2_Msk
- #define DMA_LISR_TCIF1_Pos (11U)
- #define DMA_LISR_TCIF1_Msk (0x1UL << DMA_LISR_TCIF1_Pos)
- #define DMA_LISR_TCIF1 DMA_LISR_TCIF1_Msk
- #define DMA_LISR_HTIF1_Pos (10U)
- #define DMA_LISR_HTIF1_Msk (0x1UL << DMA_LISR_HTIF1_Pos)
- #define DMA_LISR_HTIF1 DMA_LISR_HTIF1_Msk
- #define DMA_LISR_TEIF1_Pos (9U)
- #define DMA_LISR_TEIF1_Msk (0x1UL << DMA_LISR_TEIF1_Pos)
- #define DMA_LISR_TEIF1 DMA_LISR_TEIF1_Msk
- #define DMA_LISR_DMEIF1_Pos (8U)
- #define DMA_LISR_DMEIF1_Msk (0x1UL << DMA_LISR_DMEIF1_Pos)
- #define DMA_LISR_DMEIF1 DMA_LISR_DMEIF1_Msk
- #define DMA_LISR_FEIF1_Pos (6U)
- #define DMA_LISR_FEIF1_Msk (0x1UL << DMA_LISR_FEIF1_Pos)
- #define DMA_LISR_FEIF1 DMA_LISR_FEIF1_Msk
- #define DMA_LISR_TCIF0_Pos (5U)
- #define DMA_LISR_TCIF0_Msk (0x1UL << DMA_LISR_TCIF0_Pos)
- #define DMA_LISR_TCIF0 DMA_LISR_TCIF0_Msk
- #define DMA_LISR_HTIF0_Pos (4U)
- #define DMA_LISR_HTIF0_Msk (0x1UL << DMA_LISR_HTIF0_Pos)
- #define DMA_LISR_HTIF0 DMA_LISR_HTIF0_Msk
- #define DMA_LISR_TEIF0_Pos (3U)
- #define DMA_LISR_TEIF0_Msk (0x1UL << DMA_LISR_TEIF0_Pos)
- #define DMA_LISR_TEIF0 DMA_LISR_TEIF0_Msk
- #define DMA_LISR_DMEIF0_Pos (2U)
- #define DMA_LISR_DMEIF0_Msk (0x1UL << DMA_LISR_DMEIF0_Pos)
- #define DMA_LISR_DMEIF0 DMA_LISR_DMEIF0_Msk
- #define DMA_LISR_FEIF0_Pos (0U)
- #define DMA_LISR_FEIF0_Msk (0x1UL << DMA_LISR_FEIF0_Pos)
- #define DMA_LISR_FEIF0 DMA_LISR_FEIF0_Msk
-
- #define DMA_HISR_TCIF7_Pos (27U)
- #define DMA_HISR_TCIF7_Msk (0x1UL << DMA_HISR_TCIF7_Pos)
- #define DMA_HISR_TCIF7 DMA_HISR_TCIF7_Msk
- #define DMA_HISR_HTIF7_Pos (26U)
- #define DMA_HISR_HTIF7_Msk (0x1UL << DMA_HISR_HTIF7_Pos)
- #define DMA_HISR_HTIF7 DMA_HISR_HTIF7_Msk
- #define DMA_HISR_TEIF7_Pos (25U)
- #define DMA_HISR_TEIF7_Msk (0x1UL << DMA_HISR_TEIF7_Pos)
- #define DMA_HISR_TEIF7 DMA_HISR_TEIF7_Msk
- #define DMA_HISR_DMEIF7_Pos (24U)
- #define DMA_HISR_DMEIF7_Msk (0x1UL << DMA_HISR_DMEIF7_Pos)
- #define DMA_HISR_DMEIF7 DMA_HISR_DMEIF7_Msk
- #define DMA_HISR_FEIF7_Pos (22U)
- #define DMA_HISR_FEIF7_Msk (0x1UL << DMA_HISR_FEIF7_Pos)
- #define DMA_HISR_FEIF7 DMA_HISR_FEIF7_Msk
- #define DMA_HISR_TCIF6_Pos (21U)
- #define DMA_HISR_TCIF6_Msk (0x1UL << DMA_HISR_TCIF6_Pos)
- #define DMA_HISR_TCIF6 DMA_HISR_TCIF6_Msk
- #define DMA_HISR_HTIF6_Pos (20U)
- #define DMA_HISR_HTIF6_Msk (0x1UL << DMA_HISR_HTIF6_Pos)
- #define DMA_HISR_HTIF6 DMA_HISR_HTIF6_Msk
- #define DMA_HISR_TEIF6_Pos (19U)
- #define DMA_HISR_TEIF6_Msk (0x1UL << DMA_HISR_TEIF6_Pos)
- #define DMA_HISR_TEIF6 DMA_HISR_TEIF6_Msk
- #define DMA_HISR_DMEIF6_Pos (18U)
- #define DMA_HISR_DMEIF6_Msk (0x1UL << DMA_HISR_DMEIF6_Pos)
- #define DMA_HISR_DMEIF6 DMA_HISR_DMEIF6_Msk
- #define DMA_HISR_FEIF6_Pos (16U)
- #define DMA_HISR_FEIF6_Msk (0x1UL << DMA_HISR_FEIF6_Pos)
- #define DMA_HISR_FEIF6 DMA_HISR_FEIF6_Msk
- #define DMA_HISR_TCIF5_Pos (11U)
- #define DMA_HISR_TCIF5_Msk (0x1UL << DMA_HISR_TCIF5_Pos)
- #define DMA_HISR_TCIF5 DMA_HISR_TCIF5_Msk
- #define DMA_HISR_HTIF5_Pos (10U)
- #define DMA_HISR_HTIF5_Msk (0x1UL << DMA_HISR_HTIF5_Pos)
- #define DMA_HISR_HTIF5 DMA_HISR_HTIF5_Msk
- #define DMA_HISR_TEIF5_Pos (9U)
- #define DMA_HISR_TEIF5_Msk (0x1UL << DMA_HISR_TEIF5_Pos)
- #define DMA_HISR_TEIF5 DMA_HISR_TEIF5_Msk
- #define DMA_HISR_DMEIF5_Pos (8U)
- #define DMA_HISR_DMEIF5_Msk (0x1UL << DMA_HISR_DMEIF5_Pos)
- #define DMA_HISR_DMEIF5 DMA_HISR_DMEIF5_Msk
- #define DMA_HISR_FEIF5_Pos (6U)
- #define DMA_HISR_FEIF5_Msk (0x1UL << DMA_HISR_FEIF5_Pos)
- #define DMA_HISR_FEIF5 DMA_HISR_FEIF5_Msk
- #define DMA_HISR_TCIF4_Pos (5U)
- #define DMA_HISR_TCIF4_Msk (0x1UL << DMA_HISR_TCIF4_Pos)
- #define DMA_HISR_TCIF4 DMA_HISR_TCIF4_Msk
- #define DMA_HISR_HTIF4_Pos (4U)
- #define DMA_HISR_HTIF4_Msk (0x1UL << DMA_HISR_HTIF4_Pos)
- #define DMA_HISR_HTIF4 DMA_HISR_HTIF4_Msk
- #define DMA_HISR_TEIF4_Pos (3U)
- #define DMA_HISR_TEIF4_Msk (0x1UL << DMA_HISR_TEIF4_Pos)
- #define DMA_HISR_TEIF4 DMA_HISR_TEIF4_Msk
- #define DMA_HISR_DMEIF4_Pos (2U)
- #define DMA_HISR_DMEIF4_Msk (0x1UL << DMA_HISR_DMEIF4_Pos)
- #define DMA_HISR_DMEIF4 DMA_HISR_DMEIF4_Msk
- #define DMA_HISR_FEIF4_Pos (0U)
- #define DMA_HISR_FEIF4_Msk (0x1UL << DMA_HISR_FEIF4_Pos)
- #define DMA_HISR_FEIF4 DMA_HISR_FEIF4_Msk
-
- #define DMA_LIFCR_CTCIF3_Pos (27U)
- #define DMA_LIFCR_CTCIF3_Msk (0x1UL << DMA_LIFCR_CTCIF3_Pos)
- #define DMA_LIFCR_CTCIF3 DMA_LIFCR_CTCIF3_Msk
- #define DMA_LIFCR_CHTIF3_Pos (26U)
- #define DMA_LIFCR_CHTIF3_Msk (0x1UL << DMA_LIFCR_CHTIF3_Pos)
- #define DMA_LIFCR_CHTIF3 DMA_LIFCR_CHTIF3_Msk
- #define DMA_LIFCR_CTEIF3_Pos (25U)
- #define DMA_LIFCR_CTEIF3_Msk (0x1UL << DMA_LIFCR_CTEIF3_Pos)
- #define DMA_LIFCR_CTEIF3 DMA_LIFCR_CTEIF3_Msk
- #define DMA_LIFCR_CDMEIF3_Pos (24U)
- #define DMA_LIFCR_CDMEIF3_Msk (0x1UL << DMA_LIFCR_CDMEIF3_Pos)
- #define DMA_LIFCR_CDMEIF3 DMA_LIFCR_CDMEIF3_Msk
- #define DMA_LIFCR_CFEIF3_Pos (22U)
- #define DMA_LIFCR_CFEIF3_Msk (0x1UL << DMA_LIFCR_CFEIF3_Pos)
- #define DMA_LIFCR_CFEIF3 DMA_LIFCR_CFEIF3_Msk
- #define DMA_LIFCR_CTCIF2_Pos (21U)
- #define DMA_LIFCR_CTCIF2_Msk (0x1UL << DMA_LIFCR_CTCIF2_Pos)
- #define DMA_LIFCR_CTCIF2 DMA_LIFCR_CTCIF2_Msk
- #define DMA_LIFCR_CHTIF2_Pos (20U)
- #define DMA_LIFCR_CHTIF2_Msk (0x1UL << DMA_LIFCR_CHTIF2_Pos)
- #define DMA_LIFCR_CHTIF2 DMA_LIFCR_CHTIF2_Msk
- #define DMA_LIFCR_CTEIF2_Pos (19U)
- #define DMA_LIFCR_CTEIF2_Msk (0x1UL << DMA_LIFCR_CTEIF2_Pos)
- #define DMA_LIFCR_CTEIF2 DMA_LIFCR_CTEIF2_Msk
- #define DMA_LIFCR_CDMEIF2_Pos (18U)
- #define DMA_LIFCR_CDMEIF2_Msk (0x1UL << DMA_LIFCR_CDMEIF2_Pos)
- #define DMA_LIFCR_CDMEIF2 DMA_LIFCR_CDMEIF2_Msk
- #define DMA_LIFCR_CFEIF2_Pos (16U)
- #define DMA_LIFCR_CFEIF2_Msk (0x1UL << DMA_LIFCR_CFEIF2_Pos)
- #define DMA_LIFCR_CFEIF2 DMA_LIFCR_CFEIF2_Msk
- #define DMA_LIFCR_CTCIF1_Pos (11U)
- #define DMA_LIFCR_CTCIF1_Msk (0x1UL << DMA_LIFCR_CTCIF1_Pos)
- #define DMA_LIFCR_CTCIF1 DMA_LIFCR_CTCIF1_Msk
- #define DMA_LIFCR_CHTIF1_Pos (10U)
- #define DMA_LIFCR_CHTIF1_Msk (0x1UL << DMA_LIFCR_CHTIF1_Pos)
- #define DMA_LIFCR_CHTIF1 DMA_LIFCR_CHTIF1_Msk
- #define DMA_LIFCR_CTEIF1_Pos (9U)
- #define DMA_LIFCR_CTEIF1_Msk (0x1UL << DMA_LIFCR_CTEIF1_Pos)
- #define DMA_LIFCR_CTEIF1 DMA_LIFCR_CTEIF1_Msk
- #define DMA_LIFCR_CDMEIF1_Pos (8U)
- #define DMA_LIFCR_CDMEIF1_Msk (0x1UL << DMA_LIFCR_CDMEIF1_Pos)
- #define DMA_LIFCR_CDMEIF1 DMA_LIFCR_CDMEIF1_Msk
- #define DMA_LIFCR_CFEIF1_Pos (6U)
- #define DMA_LIFCR_CFEIF1_Msk (0x1UL << DMA_LIFCR_CFEIF1_Pos)
- #define DMA_LIFCR_CFEIF1 DMA_LIFCR_CFEIF1_Msk
- #define DMA_LIFCR_CTCIF0_Pos (5U)
- #define DMA_LIFCR_CTCIF0_Msk (0x1UL << DMA_LIFCR_CTCIF0_Pos)
- #define DMA_LIFCR_CTCIF0 DMA_LIFCR_CTCIF0_Msk
- #define DMA_LIFCR_CHTIF0_Pos (4U)
- #define DMA_LIFCR_CHTIF0_Msk (0x1UL << DMA_LIFCR_CHTIF0_Pos)
- #define DMA_LIFCR_CHTIF0 DMA_LIFCR_CHTIF0_Msk
- #define DMA_LIFCR_CTEIF0_Pos (3U)
- #define DMA_LIFCR_CTEIF0_Msk (0x1UL << DMA_LIFCR_CTEIF0_Pos)
- #define DMA_LIFCR_CTEIF0 DMA_LIFCR_CTEIF0_Msk
- #define DMA_LIFCR_CDMEIF0_Pos (2U)
- #define DMA_LIFCR_CDMEIF0_Msk (0x1UL << DMA_LIFCR_CDMEIF0_Pos)
- #define DMA_LIFCR_CDMEIF0 DMA_LIFCR_CDMEIF0_Msk
- #define DMA_LIFCR_CFEIF0_Pos (0U)
- #define DMA_LIFCR_CFEIF0_Msk (0x1UL << DMA_LIFCR_CFEIF0_Pos)
- #define DMA_LIFCR_CFEIF0 DMA_LIFCR_CFEIF0_Msk
-
- #define DMA_HIFCR_CTCIF7_Pos (27U)
- #define DMA_HIFCR_CTCIF7_Msk (0x1UL << DMA_HIFCR_CTCIF7_Pos)
- #define DMA_HIFCR_CTCIF7 DMA_HIFCR_CTCIF7_Msk
- #define DMA_HIFCR_CHTIF7_Pos (26U)
- #define DMA_HIFCR_CHTIF7_Msk (0x1UL << DMA_HIFCR_CHTIF7_Pos)
- #define DMA_HIFCR_CHTIF7 DMA_HIFCR_CHTIF7_Msk
- #define DMA_HIFCR_CTEIF7_Pos (25U)
- #define DMA_HIFCR_CTEIF7_Msk (0x1UL << DMA_HIFCR_CTEIF7_Pos)
- #define DMA_HIFCR_CTEIF7 DMA_HIFCR_CTEIF7_Msk
- #define DMA_HIFCR_CDMEIF7_Pos (24U)
- #define DMA_HIFCR_CDMEIF7_Msk (0x1UL << DMA_HIFCR_CDMEIF7_Pos)
- #define DMA_HIFCR_CDMEIF7 DMA_HIFCR_CDMEIF7_Msk
- #define DMA_HIFCR_CFEIF7_Pos (22U)
- #define DMA_HIFCR_CFEIF7_Msk (0x1UL << DMA_HIFCR_CFEIF7_Pos)
- #define DMA_HIFCR_CFEIF7 DMA_HIFCR_CFEIF7_Msk
- #define DMA_HIFCR_CTCIF6_Pos (21U)
- #define DMA_HIFCR_CTCIF6_Msk (0x1UL << DMA_HIFCR_CTCIF6_Pos)
- #define DMA_HIFCR_CTCIF6 DMA_HIFCR_CTCIF6_Msk
- #define DMA_HIFCR_CHTIF6_Pos (20U)
- #define DMA_HIFCR_CHTIF6_Msk (0x1UL << DMA_HIFCR_CHTIF6_Pos)
- #define DMA_HIFCR_CHTIF6 DMA_HIFCR_CHTIF6_Msk
- #define DMA_HIFCR_CTEIF6_Pos (19U)
- #define DMA_HIFCR_CTEIF6_Msk (0x1UL << DMA_HIFCR_CTEIF6_Pos)
- #define DMA_HIFCR_CTEIF6 DMA_HIFCR_CTEIF6_Msk
- #define DMA_HIFCR_CDMEIF6_Pos (18U)
- #define DMA_HIFCR_CDMEIF6_Msk (0x1UL << DMA_HIFCR_CDMEIF6_Pos)
- #define DMA_HIFCR_CDMEIF6 DMA_HIFCR_CDMEIF6_Msk
- #define DMA_HIFCR_CFEIF6_Pos (16U)
- #define DMA_HIFCR_CFEIF6_Msk (0x1UL << DMA_HIFCR_CFEIF6_Pos)
- #define DMA_HIFCR_CFEIF6 DMA_HIFCR_CFEIF6_Msk
- #define DMA_HIFCR_CTCIF5_Pos (11U)
- #define DMA_HIFCR_CTCIF5_Msk (0x1UL << DMA_HIFCR_CTCIF5_Pos)
- #define DMA_HIFCR_CTCIF5 DMA_HIFCR_CTCIF5_Msk
- #define DMA_HIFCR_CHTIF5_Pos (10U)
- #define DMA_HIFCR_CHTIF5_Msk (0x1UL << DMA_HIFCR_CHTIF5_Pos)
- #define DMA_HIFCR_CHTIF5 DMA_HIFCR_CHTIF5_Msk
- #define DMA_HIFCR_CTEIF5_Pos (9U)
- #define DMA_HIFCR_CTEIF5_Msk (0x1UL << DMA_HIFCR_CTEIF5_Pos)
- #define DMA_HIFCR_CTEIF5 DMA_HIFCR_CTEIF5_Msk
- #define DMA_HIFCR_CDMEIF5_Pos (8U)
- #define DMA_HIFCR_CDMEIF5_Msk (0x1UL << DMA_HIFCR_CDMEIF5_Pos)
- #define DMA_HIFCR_CDMEIF5 DMA_HIFCR_CDMEIF5_Msk
- #define DMA_HIFCR_CFEIF5_Pos (6U)
- #define DMA_HIFCR_CFEIF5_Msk (0x1UL << DMA_HIFCR_CFEIF5_Pos)
- #define DMA_HIFCR_CFEIF5 DMA_HIFCR_CFEIF5_Msk
- #define DMA_HIFCR_CTCIF4_Pos (5U)
- #define DMA_HIFCR_CTCIF4_Msk (0x1UL << DMA_HIFCR_CTCIF4_Pos)
- #define DMA_HIFCR_CTCIF4 DMA_HIFCR_CTCIF4_Msk
- #define DMA_HIFCR_CHTIF4_Pos (4U)
- #define DMA_HIFCR_CHTIF4_Msk (0x1UL << DMA_HIFCR_CHTIF4_Pos)
- #define DMA_HIFCR_CHTIF4 DMA_HIFCR_CHTIF4_Msk
- #define DMA_HIFCR_CTEIF4_Pos (3U)
- #define DMA_HIFCR_CTEIF4_Msk (0x1UL << DMA_HIFCR_CTEIF4_Pos)
- #define DMA_HIFCR_CTEIF4 DMA_HIFCR_CTEIF4_Msk
- #define DMA_HIFCR_CDMEIF4_Pos (2U)
- #define DMA_HIFCR_CDMEIF4_Msk (0x1UL << DMA_HIFCR_CDMEIF4_Pos)
- #define DMA_HIFCR_CDMEIF4 DMA_HIFCR_CDMEIF4_Msk
- #define DMA_HIFCR_CFEIF4_Pos (0U)
- #define DMA_HIFCR_CFEIF4_Msk (0x1UL << DMA_HIFCR_CFEIF4_Pos)
- #define DMA_HIFCR_CFEIF4 DMA_HIFCR_CFEIF4_Msk
- #define DMA_SxPAR_PA_Pos (0U)
- #define DMA_SxPAR_PA_Msk (0xFFFFFFFFUL << DMA_SxPAR_PA_Pos)
- #define DMA_SxPAR_PA DMA_SxPAR_PA_Msk
- #define DMA_SxM0AR_M0A_Pos (0U)
- #define DMA_SxM0AR_M0A_Msk (0xFFFFFFFFUL << DMA_SxM0AR_M0A_Pos)
- #define DMA_SxM0AR_M0A DMA_SxM0AR_M0A_Msk
- #define DMA_SxM1AR_M1A_Pos (0U)
- #define DMA_SxM1AR_M1A_Msk (0xFFFFFFFFUL << DMA_SxM1AR_M1A_Pos)
- #define DMA_SxM1AR_M1A DMA_SxM1AR_M1A_Msk
- #define EXTI_IMR_MR0_Pos (0U)
- #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos)
- #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk
- #define EXTI_IMR_MR1_Pos (1U)
- #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos)
- #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk
- #define EXTI_IMR_MR2_Pos (2U)
- #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos)
- #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk
- #define EXTI_IMR_MR3_Pos (3U)
- #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos)
- #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk
- #define EXTI_IMR_MR4_Pos (4U)
- #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos)
- #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk
- #define EXTI_IMR_MR5_Pos (5U)
- #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos)
- #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk
- #define EXTI_IMR_MR6_Pos (6U)
- #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos)
- #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk
- #define EXTI_IMR_MR7_Pos (7U)
- #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos)
- #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk
- #define EXTI_IMR_MR8_Pos (8U)
- #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos)
- #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk
- #define EXTI_IMR_MR9_Pos (9U)
- #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos)
- #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk
- #define EXTI_IMR_MR10_Pos (10U)
- #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos)
- #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk
- #define EXTI_IMR_MR11_Pos (11U)
- #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos)
- #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk
- #define EXTI_IMR_MR12_Pos (12U)
- #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos)
- #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk
- #define EXTI_IMR_MR13_Pos (13U)
- #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos)
- #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk
- #define EXTI_IMR_MR14_Pos (14U)
- #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos)
- #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk
- #define EXTI_IMR_MR15_Pos (15U)
- #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos)
- #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk
- #define EXTI_IMR_MR16_Pos (16U)
- #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos)
- #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk
- #define EXTI_IMR_MR17_Pos (17U)
- #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos)
- #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk
- #define EXTI_IMR_MR18_Pos (18U)
- #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos)
- #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk
- #define EXTI_IMR_MR19_Pos (19U)
- #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos)
- #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk
- #define EXTI_IMR_MR20_Pos (20U)
- #define EXTI_IMR_MR20_Msk (0x1UL << EXTI_IMR_MR20_Pos)
- #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk
- #define EXTI_IMR_MR21_Pos (21U)
- #define EXTI_IMR_MR21_Msk (0x1UL << EXTI_IMR_MR21_Pos)
- #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk
- #define EXTI_IMR_MR22_Pos (22U)
- #define EXTI_IMR_MR22_Msk (0x1UL << EXTI_IMR_MR22_Pos)
- #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk
- #define EXTI_IMR_MR23_Pos (23U)
- #define EXTI_IMR_MR23_Msk (0x1UL << EXTI_IMR_MR23_Pos)
- #define EXTI_IMR_MR23 EXTI_IMR_MR23_Msk
- #define EXTI_IMR_IM0 EXTI_IMR_MR0
- #define EXTI_IMR_IM1 EXTI_IMR_MR1
- #define EXTI_IMR_IM2 EXTI_IMR_MR2
- #define EXTI_IMR_IM3 EXTI_IMR_MR3
- #define EXTI_IMR_IM4 EXTI_IMR_MR4
- #define EXTI_IMR_IM5 EXTI_IMR_MR5
- #define EXTI_IMR_IM6 EXTI_IMR_MR6
- #define EXTI_IMR_IM7 EXTI_IMR_MR7
- #define EXTI_IMR_IM8 EXTI_IMR_MR8
- #define EXTI_IMR_IM9 EXTI_IMR_MR9
- #define EXTI_IMR_IM10 EXTI_IMR_MR10
- #define EXTI_IMR_IM11 EXTI_IMR_MR11
- #define EXTI_IMR_IM12 EXTI_IMR_MR12
- #define EXTI_IMR_IM13 EXTI_IMR_MR13
- #define EXTI_IMR_IM14 EXTI_IMR_MR14
- #define EXTI_IMR_IM15 EXTI_IMR_MR15
- #define EXTI_IMR_IM16 EXTI_IMR_MR16
- #define EXTI_IMR_IM17 EXTI_IMR_MR17
- #define EXTI_IMR_IM18 EXTI_IMR_MR18
- #define EXTI_IMR_IM19 EXTI_IMR_MR19
- #define EXTI_IMR_IM20 EXTI_IMR_MR20
- #define EXTI_IMR_IM21 EXTI_IMR_MR21
- #define EXTI_IMR_IM22 EXTI_IMR_MR22
- #define EXTI_IMR_IM23 EXTI_IMR_MR23
- #define EXTI_IMR_IM_Pos (0U)
- #define EXTI_IMR_IM_Msk (0xFFFFFFUL << EXTI_IMR_IM_Pos)
- #define EXTI_IMR_IM EXTI_IMR_IM_Msk
- #define EXTI_EMR_MR0_Pos (0U)
- #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos)
- #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk
- #define EXTI_EMR_MR1_Pos (1U)
- #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos)
- #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk
- #define EXTI_EMR_MR2_Pos (2U)
- #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos)
- #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk
- #define EXTI_EMR_MR3_Pos (3U)
- #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos)
- #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk
- #define EXTI_EMR_MR4_Pos (4U)
- #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos)
- #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk
- #define EXTI_EMR_MR5_Pos (5U)
- #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos)
- #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk
- #define EXTI_EMR_MR6_Pos (6U)
- #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos)
- #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk
- #define EXTI_EMR_MR7_Pos (7U)
- #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos)
- #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk
- #define EXTI_EMR_MR8_Pos (8U)
- #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos)
- #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk
- #define EXTI_EMR_MR9_Pos (9U)
- #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos)
- #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk
- #define EXTI_EMR_MR10_Pos (10U)
- #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos)
- #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk
- #define EXTI_EMR_MR11_Pos (11U)
- #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos)
- #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk
- #define EXTI_EMR_MR12_Pos (12U)
- #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos)
- #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk
- #define EXTI_EMR_MR13_Pos (13U)
- #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos)
- #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk
- #define EXTI_EMR_MR14_Pos (14U)
- #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos)
- #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk
- #define EXTI_EMR_MR15_Pos (15U)
- #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos)
- #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk
- #define EXTI_EMR_MR16_Pos (16U)
- #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos)
- #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk
- #define EXTI_EMR_MR17_Pos (17U)
- #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos)
- #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk
- #define EXTI_EMR_MR18_Pos (18U)
- #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos)
- #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk
- #define EXTI_EMR_MR19_Pos (19U)
- #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos)
- #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk
- #define EXTI_EMR_MR20_Pos (20U)
- #define EXTI_EMR_MR20_Msk (0x1UL << EXTI_EMR_MR20_Pos)
- #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk
- #define EXTI_EMR_MR21_Pos (21U)
- #define EXTI_EMR_MR21_Msk (0x1UL << EXTI_EMR_MR21_Pos)
- #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk
- #define EXTI_EMR_MR22_Pos (22U)
- #define EXTI_EMR_MR22_Msk (0x1UL << EXTI_EMR_MR22_Pos)
- #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk
- #define EXTI_EMR_MR23_Pos (23U)
- #define EXTI_EMR_MR23_Msk (0x1UL << EXTI_EMR_MR23_Pos)
- #define EXTI_EMR_MR23 EXTI_EMR_MR23_Msk
- #define EXTI_EMR_EM0 EXTI_EMR_MR0
- #define EXTI_EMR_EM1 EXTI_EMR_MR1
- #define EXTI_EMR_EM2 EXTI_EMR_MR2
- #define EXTI_EMR_EM3 EXTI_EMR_MR3
- #define EXTI_EMR_EM4 EXTI_EMR_MR4
- #define EXTI_EMR_EM5 EXTI_EMR_MR5
- #define EXTI_EMR_EM6 EXTI_EMR_MR6
- #define EXTI_EMR_EM7 EXTI_EMR_MR7
- #define EXTI_EMR_EM8 EXTI_EMR_MR8
- #define EXTI_EMR_EM9 EXTI_EMR_MR9
- #define EXTI_EMR_EM10 EXTI_EMR_MR10
- #define EXTI_EMR_EM11 EXTI_EMR_MR11
- #define EXTI_EMR_EM12 EXTI_EMR_MR12
- #define EXTI_EMR_EM13 EXTI_EMR_MR13
- #define EXTI_EMR_EM14 EXTI_EMR_MR14
- #define EXTI_EMR_EM15 EXTI_EMR_MR15
- #define EXTI_EMR_EM16 EXTI_EMR_MR16
- #define EXTI_EMR_EM17 EXTI_EMR_MR17
- #define EXTI_EMR_EM18 EXTI_EMR_MR18
- #define EXTI_EMR_EM19 EXTI_EMR_MR19
- #define EXTI_EMR_EM20 EXTI_EMR_MR20
- #define EXTI_EMR_EM21 EXTI_EMR_MR21
- #define EXTI_EMR_EM22 EXTI_EMR_MR22
- #define EXTI_EMR_EM23 EXTI_EMR_MR23
- #define EXTI_RTSR_TR0_Pos (0U)
- #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos)
- #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk
- #define EXTI_RTSR_TR1_Pos (1U)
- #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos)
- #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk
- #define EXTI_RTSR_TR2_Pos (2U)
- #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos)
- #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk
- #define EXTI_RTSR_TR3_Pos (3U)
- #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos)
- #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk
- #define EXTI_RTSR_TR4_Pos (4U)
- #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos)
- #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk
- #define EXTI_RTSR_TR5_Pos (5U)
- #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos)
- #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk
- #define EXTI_RTSR_TR6_Pos (6U)
- #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos)
- #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk
- #define EXTI_RTSR_TR7_Pos (7U)
- #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos)
- #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk
- #define EXTI_RTSR_TR8_Pos (8U)
- #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos)
- #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk
- #define EXTI_RTSR_TR9_Pos (9U)
- #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos)
- #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk
- #define EXTI_RTSR_TR10_Pos (10U)
- #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos)
- #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk
- #define EXTI_RTSR_TR11_Pos (11U)
- #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos)
- #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk
- #define EXTI_RTSR_TR12_Pos (12U)
- #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos)
- #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk
- #define EXTI_RTSR_TR13_Pos (13U)
- #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos)
- #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk
- #define EXTI_RTSR_TR14_Pos (14U)
- #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos)
- #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk
- #define EXTI_RTSR_TR15_Pos (15U)
- #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos)
- #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk
- #define EXTI_RTSR_TR16_Pos (16U)
- #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos)
- #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk
- #define EXTI_RTSR_TR17_Pos (17U)
- #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos)
- #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk
- #define EXTI_RTSR_TR18_Pos (18U)
- #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos)
- #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk
- #define EXTI_RTSR_TR19_Pos (19U)
- #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos)
- #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk
- #define EXTI_RTSR_TR20_Pos (20U)
- #define EXTI_RTSR_TR20_Msk (0x1UL << EXTI_RTSR_TR20_Pos)
- #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk
- #define EXTI_RTSR_TR21_Pos (21U)
- #define EXTI_RTSR_TR21_Msk (0x1UL << EXTI_RTSR_TR21_Pos)
- #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk
- #define EXTI_RTSR_TR22_Pos (22U)
- #define EXTI_RTSR_TR22_Msk (0x1UL << EXTI_RTSR_TR22_Pos)
- #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk
- #define EXTI_RTSR_TR23_Pos (23U)
- #define EXTI_RTSR_TR23_Msk (0x1UL << EXTI_RTSR_TR23_Pos)
- #define EXTI_RTSR_TR23 EXTI_RTSR_TR23_Msk
- #define EXTI_FTSR_TR0_Pos (0U)
- #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos)
- #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk
- #define EXTI_FTSR_TR1_Pos (1U)
- #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos)
- #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk
- #define EXTI_FTSR_TR2_Pos (2U)
- #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos)
- #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk
- #define EXTI_FTSR_TR3_Pos (3U)
- #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos)
- #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk
- #define EXTI_FTSR_TR4_Pos (4U)
- #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos)
- #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk
- #define EXTI_FTSR_TR5_Pos (5U)
- #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos)
- #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk
- #define EXTI_FTSR_TR6_Pos (6U)
- #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos)
- #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk
- #define EXTI_FTSR_TR7_Pos (7U)
- #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos)
- #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk
- #define EXTI_FTSR_TR8_Pos (8U)
- #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos)
- #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk
- #define EXTI_FTSR_TR9_Pos (9U)
- #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos)
- #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk
- #define EXTI_FTSR_TR10_Pos (10U)
- #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos)
- #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk
- #define EXTI_FTSR_TR11_Pos (11U)
- #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos)
- #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk
- #define EXTI_FTSR_TR12_Pos (12U)
- #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos)
- #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk
- #define EXTI_FTSR_TR13_Pos (13U)
- #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos)
- #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk
- #define EXTI_FTSR_TR14_Pos (14U)
- #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos)
- #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk
- #define EXTI_FTSR_TR15_Pos (15U)
- #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos)
- #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk
- #define EXTI_FTSR_TR16_Pos (16U)
- #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos)
- #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk
- #define EXTI_FTSR_TR17_Pos (17U)
- #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos)
- #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk
- #define EXTI_FTSR_TR18_Pos (18U)
- #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos)
- #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk
- #define EXTI_FTSR_TR19_Pos (19U)
- #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos)
- #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk
- #define EXTI_FTSR_TR20_Pos (20U)
- #define EXTI_FTSR_TR20_Msk (0x1UL << EXTI_FTSR_TR20_Pos)
- #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk
- #define EXTI_FTSR_TR21_Pos (21U)
- #define EXTI_FTSR_TR21_Msk (0x1UL << EXTI_FTSR_TR21_Pos)
- #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk
- #define EXTI_FTSR_TR22_Pos (22U)
- #define EXTI_FTSR_TR22_Msk (0x1UL << EXTI_FTSR_TR22_Pos)
- #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk
- #define EXTI_FTSR_TR23_Pos (23U)
- #define EXTI_FTSR_TR23_Msk (0x1UL << EXTI_FTSR_TR23_Pos)
- #define EXTI_FTSR_TR23 EXTI_FTSR_TR23_Msk
- #define EXTI_SWIER_SWIER0_Pos (0U)
- #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos)
- #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk
- #define EXTI_SWIER_SWIER1_Pos (1U)
- #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos)
- #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk
- #define EXTI_SWIER_SWIER2_Pos (2U)
- #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos)
- #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk
- #define EXTI_SWIER_SWIER3_Pos (3U)
- #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos)
- #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk
- #define EXTI_SWIER_SWIER4_Pos (4U)
- #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos)
- #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk
- #define EXTI_SWIER_SWIER5_Pos (5U)
- #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos)
- #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk
- #define EXTI_SWIER_SWIER6_Pos (6U)
- #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos)
- #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk
- #define EXTI_SWIER_SWIER7_Pos (7U)
- #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos)
- #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk
- #define EXTI_SWIER_SWIER8_Pos (8U)
- #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos)
- #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk
- #define EXTI_SWIER_SWIER9_Pos (9U)
- #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos)
- #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk
- #define EXTI_SWIER_SWIER10_Pos (10U)
- #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos)
- #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk
- #define EXTI_SWIER_SWIER11_Pos (11U)
- #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos)
- #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk
- #define EXTI_SWIER_SWIER12_Pos (12U)
- #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos)
- #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk
- #define EXTI_SWIER_SWIER13_Pos (13U)
- #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos)
- #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk
- #define EXTI_SWIER_SWIER14_Pos (14U)
- #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos)
- #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk
- #define EXTI_SWIER_SWIER15_Pos (15U)
- #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos)
- #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk
- #define EXTI_SWIER_SWIER16_Pos (16U)
- #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos)
- #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk
- #define EXTI_SWIER_SWIER17_Pos (17U)
- #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos)
- #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk
- #define EXTI_SWIER_SWIER18_Pos (18U)
- #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos)
- #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk
- #define EXTI_SWIER_SWIER19_Pos (19U)
- #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos)
- #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk
- #define EXTI_SWIER_SWIER20_Pos (20U)
- #define EXTI_SWIER_SWIER20_Msk (0x1UL << EXTI_SWIER_SWIER20_Pos)
- #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk
- #define EXTI_SWIER_SWIER21_Pos (21U)
- #define EXTI_SWIER_SWIER21_Msk (0x1UL << EXTI_SWIER_SWIER21_Pos)
- #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk
- #define EXTI_SWIER_SWIER22_Pos (22U)
- #define EXTI_SWIER_SWIER22_Msk (0x1UL << EXTI_SWIER_SWIER22_Pos)
- #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk
- #define EXTI_SWIER_SWIER23_Pos (23U)
- #define EXTI_SWIER_SWIER23_Msk (0x1UL << EXTI_SWIER_SWIER23_Pos)
- #define EXTI_SWIER_SWIER23 EXTI_SWIER_SWIER23_Msk
- #define EXTI_PR_PR0_Pos (0U)
- #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos)
- #define EXTI_PR_PR0 EXTI_PR_PR0_Msk
- #define EXTI_PR_PR1_Pos (1U)
- #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos)
- #define EXTI_PR_PR1 EXTI_PR_PR1_Msk
- #define EXTI_PR_PR2_Pos (2U)
- #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos)
- #define EXTI_PR_PR2 EXTI_PR_PR2_Msk
- #define EXTI_PR_PR3_Pos (3U)
- #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos)
- #define EXTI_PR_PR3 EXTI_PR_PR3_Msk
- #define EXTI_PR_PR4_Pos (4U)
- #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos)
- #define EXTI_PR_PR4 EXTI_PR_PR4_Msk
- #define EXTI_PR_PR5_Pos (5U)
- #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos)
- #define EXTI_PR_PR5 EXTI_PR_PR5_Msk
- #define EXTI_PR_PR6_Pos (6U)
- #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos)
- #define EXTI_PR_PR6 EXTI_PR_PR6_Msk
- #define EXTI_PR_PR7_Pos (7U)
- #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos)
- #define EXTI_PR_PR7 EXTI_PR_PR7_Msk
- #define EXTI_PR_PR8_Pos (8U)
- #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos)
- #define EXTI_PR_PR8 EXTI_PR_PR8_Msk
- #define EXTI_PR_PR9_Pos (9U)
- #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos)
- #define EXTI_PR_PR9 EXTI_PR_PR9_Msk
- #define EXTI_PR_PR10_Pos (10U)
- #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos)
- #define EXTI_PR_PR10 EXTI_PR_PR10_Msk
- #define EXTI_PR_PR11_Pos (11U)
- #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos)
- #define EXTI_PR_PR11 EXTI_PR_PR11_Msk
- #define EXTI_PR_PR12_Pos (12U)
- #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos)
- #define EXTI_PR_PR12 EXTI_PR_PR12_Msk
- #define EXTI_PR_PR13_Pos (13U)
- #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos)
- #define EXTI_PR_PR13 EXTI_PR_PR13_Msk
- #define EXTI_PR_PR14_Pos (14U)
- #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos)
- #define EXTI_PR_PR14 EXTI_PR_PR14_Msk
- #define EXTI_PR_PR15_Pos (15U)
- #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos)
- #define EXTI_PR_PR15 EXTI_PR_PR15_Msk
- #define EXTI_PR_PR16_Pos (16U)
- #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos)
- #define EXTI_PR_PR16 EXTI_PR_PR16_Msk
- #define EXTI_PR_PR17_Pos (17U)
- #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos)
- #define EXTI_PR_PR17 EXTI_PR_PR17_Msk
- #define EXTI_PR_PR18_Pos (18U)
- #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos)
- #define EXTI_PR_PR18 EXTI_PR_PR18_Msk
- #define EXTI_PR_PR19_Pos (19U)
- #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos)
- #define EXTI_PR_PR19 EXTI_PR_PR19_Msk
- #define EXTI_PR_PR20_Pos (20U)
- #define EXTI_PR_PR20_Msk (0x1UL << EXTI_PR_PR20_Pos)
- #define EXTI_PR_PR20 EXTI_PR_PR20_Msk
- #define EXTI_PR_PR21_Pos (21U)
- #define EXTI_PR_PR21_Msk (0x1UL << EXTI_PR_PR21_Pos)
- #define EXTI_PR_PR21 EXTI_PR_PR21_Msk
- #define EXTI_PR_PR22_Pos (22U)
- #define EXTI_PR_PR22_Msk (0x1UL << EXTI_PR_PR22_Pos)
- #define EXTI_PR_PR22 EXTI_PR_PR22_Msk
- #define EXTI_PR_PR23_Pos (23U)
- #define EXTI_PR_PR23_Msk (0x1UL << EXTI_PR_PR23_Pos)
- #define EXTI_PR_PR23 EXTI_PR_PR23_Msk
- #define FLASH_ACR_LATENCY_Pos (0U)
- #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos)
- #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
- #define FLASH_ACR_LATENCY_0WS 0x00000000U
- #define FLASH_ACR_LATENCY_1WS 0x00000001U
- #define FLASH_ACR_LATENCY_2WS 0x00000002U
- #define FLASH_ACR_LATENCY_3WS 0x00000003U
- #define FLASH_ACR_LATENCY_4WS 0x00000004U
- #define FLASH_ACR_LATENCY_5WS 0x00000005U
- #define FLASH_ACR_LATENCY_6WS 0x00000006U
- #define FLASH_ACR_LATENCY_7WS 0x00000007U
- #define FLASH_ACR_PRFTEN_Pos (8U)
- #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos)
- #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
- #define FLASH_ACR_ICEN_Pos (9U)
- #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos)
- #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk
- #define FLASH_ACR_DCEN_Pos (10U)
- #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos)
- #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk
- #define FLASH_ACR_ICRST_Pos (11U)
- #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos)
- #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk
- #define FLASH_ACR_DCRST_Pos (12U)
- #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos)
- #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk
- #define FLASH_ACR_BYTE0_ADDRESS_Pos (10U)
- #define FLASH_ACR_BYTE0_ADDRESS_Msk (0x10008FUL << FLASH_ACR_BYTE0_ADDRESS_Pos)
- #define FLASH_ACR_BYTE0_ADDRESS FLASH_ACR_BYTE0_ADDRESS_Msk
- #define FLASH_ACR_BYTE2_ADDRESS_Pos (0U)
- #define FLASH_ACR_BYTE2_ADDRESS_Msk (0x40023C03UL << FLASH_ACR_BYTE2_ADDRESS_Pos)
- #define FLASH_ACR_BYTE2_ADDRESS FLASH_ACR_BYTE2_ADDRESS_Msk
- #define FLASH_SR_EOP_Pos (0U)
- #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos)
- #define FLASH_SR_EOP FLASH_SR_EOP_Msk
- #define FLASH_SR_SOP_Pos (1U)
- #define FLASH_SR_SOP_Msk (0x1UL << FLASH_SR_SOP_Pos)
- #define FLASH_SR_SOP FLASH_SR_SOP_Msk
- #define FLASH_SR_WRPERR_Pos (4U)
- #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos)
- #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
- #define FLASH_SR_PGAERR_Pos (5U)
- #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos)
- #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
- #define FLASH_SR_PGPERR_Pos (6U)
- #define FLASH_SR_PGPERR_Msk (0x1UL << FLASH_SR_PGPERR_Pos)
- #define FLASH_SR_PGPERR FLASH_SR_PGPERR_Msk
- #define FLASH_SR_PGSERR_Pos (7U)
- #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos)
- #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
- #define FLASH_SR_RDERR_Pos (8U)
- #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos)
- #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk
- #define FLASH_SR_BSY_Pos (16U)
- #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos)
- #define FLASH_SR_BSY FLASH_SR_BSY_Msk
- #define FLASH_CR_PG_Pos (0U)
- #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos)
- #define FLASH_CR_PG FLASH_CR_PG_Msk
- #define FLASH_CR_SER_Pos (1U)
- #define FLASH_CR_SER_Msk (0x1UL << FLASH_CR_SER_Pos)
- #define FLASH_CR_SER FLASH_CR_SER_Msk
- #define FLASH_CR_MER_Pos (2U)
- #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos)
- #define FLASH_CR_MER FLASH_CR_MER_Msk
- #define FLASH_CR_SNB_Pos (3U)
- #define FLASH_CR_SNB_Msk (0x1FUL << FLASH_CR_SNB_Pos)
- #define FLASH_CR_SNB FLASH_CR_SNB_Msk
- #define FLASH_CR_SNB_0 (0x01UL << FLASH_CR_SNB_Pos)
- #define FLASH_CR_SNB_1 (0x02UL << FLASH_CR_SNB_Pos)
- #define FLASH_CR_SNB_2 (0x04UL << FLASH_CR_SNB_Pos)
- #define FLASH_CR_SNB_3 (0x08UL << FLASH_CR_SNB_Pos)
- #define FLASH_CR_SNB_4 (0x10UL << FLASH_CR_SNB_Pos)
- #define FLASH_CR_PSIZE_Pos (8U)
- #define FLASH_CR_PSIZE_Msk (0x3UL << FLASH_CR_PSIZE_Pos)
- #define FLASH_CR_PSIZE FLASH_CR_PSIZE_Msk
- #define FLASH_CR_PSIZE_0 (0x1UL << FLASH_CR_PSIZE_Pos)
- #define FLASH_CR_PSIZE_1 (0x2UL << FLASH_CR_PSIZE_Pos)
- #define FLASH_CR_STRT_Pos (16U)
- #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos)
- #define FLASH_CR_STRT FLASH_CR_STRT_Msk
- #define FLASH_CR_EOPIE_Pos (24U)
- #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos)
- #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
- #define FLASH_CR_LOCK_Pos (31U)
- #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos)
- #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
- #define FLASH_OPTCR_OPTLOCK_Pos (0U)
- #define FLASH_OPTCR_OPTLOCK_Msk (0x1UL << FLASH_OPTCR_OPTLOCK_Pos)
- #define FLASH_OPTCR_OPTLOCK FLASH_OPTCR_OPTLOCK_Msk
- #define FLASH_OPTCR_OPTSTRT_Pos (1U)
- #define FLASH_OPTCR_OPTSTRT_Msk (0x1UL << FLASH_OPTCR_OPTSTRT_Pos)
- #define FLASH_OPTCR_OPTSTRT FLASH_OPTCR_OPTSTRT_Msk
- #define FLASH_OPTCR_BOR_LEV_0 0x00000004U
- #define FLASH_OPTCR_BOR_LEV_1 0x00000008U
- #define FLASH_OPTCR_BOR_LEV_Pos (2U)
- #define FLASH_OPTCR_BOR_LEV_Msk (0x3UL << FLASH_OPTCR_BOR_LEV_Pos)
- #define FLASH_OPTCR_BOR_LEV FLASH_OPTCR_BOR_LEV_Msk
- #define FLASH_OPTCR_WDG_SW_Pos (5U)
- #define FLASH_OPTCR_WDG_SW_Msk (0x1UL << FLASH_OPTCR_WDG_SW_Pos)
- #define FLASH_OPTCR_WDG_SW FLASH_OPTCR_WDG_SW_Msk
- #define FLASH_OPTCR_nRST_STOP_Pos (6U)
- #define FLASH_OPTCR_nRST_STOP_Msk (0x1UL << FLASH_OPTCR_nRST_STOP_Pos)
- #define FLASH_OPTCR_nRST_STOP FLASH_OPTCR_nRST_STOP_Msk
- #define FLASH_OPTCR_nRST_STDBY_Pos (7U)
- #define FLASH_OPTCR_nRST_STDBY_Msk (0x1UL << FLASH_OPTCR_nRST_STDBY_Pos)
- #define FLASH_OPTCR_nRST_STDBY FLASH_OPTCR_nRST_STDBY_Msk
- #define FLASH_OPTCR_RDP_Pos (8U)
- #define FLASH_OPTCR_RDP_Msk (0xFFUL << FLASH_OPTCR_RDP_Pos)
- #define FLASH_OPTCR_RDP FLASH_OPTCR_RDP_Msk
- #define FLASH_OPTCR_RDP_0 (0x01UL << FLASH_OPTCR_RDP_Pos)
- #define FLASH_OPTCR_RDP_1 (0x02UL << FLASH_OPTCR_RDP_Pos)
- #define FLASH_OPTCR_RDP_2 (0x04UL << FLASH_OPTCR_RDP_Pos)
- #define FLASH_OPTCR_RDP_3 (0x08UL << FLASH_OPTCR_RDP_Pos)
- #define FLASH_OPTCR_RDP_4 (0x10UL << FLASH_OPTCR_RDP_Pos)
- #define FLASH_OPTCR_RDP_5 (0x20UL << FLASH_OPTCR_RDP_Pos)
- #define FLASH_OPTCR_RDP_6 (0x40UL << FLASH_OPTCR_RDP_Pos)
- #define FLASH_OPTCR_RDP_7 (0x80UL << FLASH_OPTCR_RDP_Pos)
- #define FLASH_OPTCR_nWRP_Pos (16U)
- #define FLASH_OPTCR_nWRP_Msk (0xFFFUL << FLASH_OPTCR_nWRP_Pos)
- #define FLASH_OPTCR_nWRP FLASH_OPTCR_nWRP_Msk
- #define FLASH_OPTCR_nWRP_0 0x00010000U
- #define FLASH_OPTCR_nWRP_1 0x00020000U
- #define FLASH_OPTCR_nWRP_2 0x00040000U
- #define FLASH_OPTCR_nWRP_3 0x00080000U
- #define FLASH_OPTCR_nWRP_4 0x00100000U
- #define FLASH_OPTCR_nWRP_5 0x00200000U
- #define FLASH_OPTCR_nWRP_6 0x00400000U
- #define FLASH_OPTCR_nWRP_7 0x00800000U
- #define FLASH_OPTCR_nWRP_8 0x01000000U
- #define FLASH_OPTCR_nWRP_9 0x02000000U
- #define FLASH_OPTCR_nWRP_10 0x04000000U
- #define FLASH_OPTCR_nWRP_11 0x08000000U
-
- #define FLASH_OPTCR1_nWRP_Pos (16U)
- #define FLASH_OPTCR1_nWRP_Msk (0xFFFUL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP FLASH_OPTCR1_nWRP_Msk
- #define FLASH_OPTCR1_nWRP_0 (0x001UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_1 (0x002UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_2 (0x004UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_3 (0x008UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_4 (0x010UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_5 (0x020UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_6 (0x040UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_7 (0x080UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_8 (0x100UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_9 (0x200UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_10 (0x400UL << FLASH_OPTCR1_nWRP_Pos)
- #define FLASH_OPTCR1_nWRP_11 (0x800UL << FLASH_OPTCR1_nWRP_Pos)
- #define GPIO_MODER_MODER0_Pos (0U)
- #define GPIO_MODER_MODER0_Msk (0x3UL << GPIO_MODER_MODER0_Pos)
- #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk
- #define GPIO_MODER_MODER0_0 (0x1UL << GPIO_MODER_MODER0_Pos)
- #define GPIO_MODER_MODER0_1 (0x2UL << GPIO_MODER_MODER0_Pos)
- #define GPIO_MODER_MODER1_Pos (2U)
- #define GPIO_MODER_MODER1_Msk (0x3UL << GPIO_MODER_MODER1_Pos)
- #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk
- #define GPIO_MODER_MODER1_0 (0x1UL << GPIO_MODER_MODER1_Pos)
- #define GPIO_MODER_MODER1_1 (0x2UL << GPIO_MODER_MODER1_Pos)
- #define GPIO_MODER_MODER2_Pos (4U)
- #define GPIO_MODER_MODER2_Msk (0x3UL << GPIO_MODER_MODER2_Pos)
- #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk
- #define GPIO_MODER_MODER2_0 (0x1UL << GPIO_MODER_MODER2_Pos)
- #define GPIO_MODER_MODER2_1 (0x2UL << GPIO_MODER_MODER2_Pos)
- #define GPIO_MODER_MODER3_Pos (6U)
- #define GPIO_MODER_MODER3_Msk (0x3UL << GPIO_MODER_MODER3_Pos)
- #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk
- #define GPIO_MODER_MODER3_0 (0x1UL << GPIO_MODER_MODER3_Pos)
- #define GPIO_MODER_MODER3_1 (0x2UL << GPIO_MODER_MODER3_Pos)
- #define GPIO_MODER_MODER4_Pos (8U)
- #define GPIO_MODER_MODER4_Msk (0x3UL << GPIO_MODER_MODER4_Pos)
- #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk
- #define GPIO_MODER_MODER4_0 (0x1UL << GPIO_MODER_MODER4_Pos)
- #define GPIO_MODER_MODER4_1 (0x2UL << GPIO_MODER_MODER4_Pos)
- #define GPIO_MODER_MODER5_Pos (10U)
- #define GPIO_MODER_MODER5_Msk (0x3UL << GPIO_MODER_MODER5_Pos)
- #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk
- #define GPIO_MODER_MODER5_0 (0x1UL << GPIO_MODER_MODER5_Pos)
- #define GPIO_MODER_MODER5_1 (0x2UL << GPIO_MODER_MODER5_Pos)
- #define GPIO_MODER_MODER6_Pos (12U)
- #define GPIO_MODER_MODER6_Msk (0x3UL << GPIO_MODER_MODER6_Pos)
- #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk
- #define GPIO_MODER_MODER6_0 (0x1UL << GPIO_MODER_MODER6_Pos)
- #define GPIO_MODER_MODER6_1 (0x2UL << GPIO_MODER_MODER6_Pos)
- #define GPIO_MODER_MODER7_Pos (14U)
- #define GPIO_MODER_MODER7_Msk (0x3UL << GPIO_MODER_MODER7_Pos)
- #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk
- #define GPIO_MODER_MODER7_0 (0x1UL << GPIO_MODER_MODER7_Pos)
- #define GPIO_MODER_MODER7_1 (0x2UL << GPIO_MODER_MODER7_Pos)
- #define GPIO_MODER_MODER8_Pos (16U)
- #define GPIO_MODER_MODER8_Msk (0x3UL << GPIO_MODER_MODER8_Pos)
- #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk
- #define GPIO_MODER_MODER8_0 (0x1UL << GPIO_MODER_MODER8_Pos)
- #define GPIO_MODER_MODER8_1 (0x2UL << GPIO_MODER_MODER8_Pos)
- #define GPIO_MODER_MODER9_Pos (18U)
- #define GPIO_MODER_MODER9_Msk (0x3UL << GPIO_MODER_MODER9_Pos)
- #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk
- #define GPIO_MODER_MODER9_0 (0x1UL << GPIO_MODER_MODER9_Pos)
- #define GPIO_MODER_MODER9_1 (0x2UL << GPIO_MODER_MODER9_Pos)
- #define GPIO_MODER_MODER10_Pos (20U)
- #define GPIO_MODER_MODER10_Msk (0x3UL << GPIO_MODER_MODER10_Pos)
- #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk
- #define GPIO_MODER_MODER10_0 (0x1UL << GPIO_MODER_MODER10_Pos)
- #define GPIO_MODER_MODER10_1 (0x2UL << GPIO_MODER_MODER10_Pos)
- #define GPIO_MODER_MODER11_Pos (22U)
- #define GPIO_MODER_MODER11_Msk (0x3UL << GPIO_MODER_MODER11_Pos)
- #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk
- #define GPIO_MODER_MODER11_0 (0x1UL << GPIO_MODER_MODER11_Pos)
- #define GPIO_MODER_MODER11_1 (0x2UL << GPIO_MODER_MODER11_Pos)
- #define GPIO_MODER_MODER12_Pos (24U)
- #define GPIO_MODER_MODER12_Msk (0x3UL << GPIO_MODER_MODER12_Pos)
- #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk
- #define GPIO_MODER_MODER12_0 (0x1UL << GPIO_MODER_MODER12_Pos)
- #define GPIO_MODER_MODER12_1 (0x2UL << GPIO_MODER_MODER12_Pos)
- #define GPIO_MODER_MODER13_Pos (26U)
- #define GPIO_MODER_MODER13_Msk (0x3UL << GPIO_MODER_MODER13_Pos)
- #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk
- #define GPIO_MODER_MODER13_0 (0x1UL << GPIO_MODER_MODER13_Pos)
- #define GPIO_MODER_MODER13_1 (0x2UL << GPIO_MODER_MODER13_Pos)
- #define GPIO_MODER_MODER14_Pos (28U)
- #define GPIO_MODER_MODER14_Msk (0x3UL << GPIO_MODER_MODER14_Pos)
- #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk
- #define GPIO_MODER_MODER14_0 (0x1UL << GPIO_MODER_MODER14_Pos)
- #define GPIO_MODER_MODER14_1 (0x2UL << GPIO_MODER_MODER14_Pos)
- #define GPIO_MODER_MODER15_Pos (30U)
- #define GPIO_MODER_MODER15_Msk (0x3UL << GPIO_MODER_MODER15_Pos)
- #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk
- #define GPIO_MODER_MODER15_0 (0x1UL << GPIO_MODER_MODER15_Pos)
- #define GPIO_MODER_MODER15_1 (0x2UL << GPIO_MODER_MODER15_Pos)
- #define GPIO_MODER_MODE0_Pos GPIO_MODER_MODER0_Pos
- #define GPIO_MODER_MODE0_Msk GPIO_MODER_MODER0_Msk
- #define GPIO_MODER_MODE0 GPIO_MODER_MODER0
- #define GPIO_MODER_MODE0_0 GPIO_MODER_MODER0_0
- #define GPIO_MODER_MODE0_1 GPIO_MODER_MODER0_1
- #define GPIO_MODER_MODE1_Pos GPIO_MODER_MODER1_Pos
- #define GPIO_MODER_MODE1_Msk GPIO_MODER_MODER1_Msk
- #define GPIO_MODER_MODE1 GPIO_MODER_MODER1
- #define GPIO_MODER_MODE1_0 GPIO_MODER_MODER1_0
- #define GPIO_MODER_MODE1_1 GPIO_MODER_MODER1_1
- #define GPIO_MODER_MODE2_Pos GPIO_MODER_MODER2_Pos
- #define GPIO_MODER_MODE2_Msk GPIO_MODER_MODER2_Msk
- #define GPIO_MODER_MODE2 GPIO_MODER_MODER2
- #define GPIO_MODER_MODE2_0 GPIO_MODER_MODER2_0
- #define GPIO_MODER_MODE2_1 GPIO_MODER_MODER2_1
- #define GPIO_MODER_MODE3_Pos GPIO_MODER_MODER3_Pos
- #define GPIO_MODER_MODE3_Msk GPIO_MODER_MODER3_Msk
- #define GPIO_MODER_MODE3 GPIO_MODER_MODER3
- #define GPIO_MODER_MODE3_0 GPIO_MODER_MODER3_0
- #define GPIO_MODER_MODE3_1 GPIO_MODER_MODER3_1
- #define GPIO_MODER_MODE4_Pos GPIO_MODER_MODER4_Pos
- #define GPIO_MODER_MODE4_Msk GPIO_MODER_MODER4_Msk
- #define GPIO_MODER_MODE4 GPIO_MODER_MODER4
- #define GPIO_MODER_MODE4_0 GPIO_MODER_MODER4_0
- #define GPIO_MODER_MODE4_1 GPIO_MODER_MODER4_1
- #define GPIO_MODER_MODE5_Pos GPIO_MODER_MODER5_Pos
- #define GPIO_MODER_MODE5_Msk GPIO_MODER_MODER5_Msk
- #define GPIO_MODER_MODE5 GPIO_MODER_MODER5
- #define GPIO_MODER_MODE5_0 GPIO_MODER_MODER5_0
- #define GPIO_MODER_MODE5_1 GPIO_MODER_MODER5_1
- #define GPIO_MODER_MODE6_Pos GPIO_MODER_MODER6_Pos
- #define GPIO_MODER_MODE6_Msk GPIO_MODER_MODER6_Msk
- #define GPIO_MODER_MODE6 GPIO_MODER_MODER6
- #define GPIO_MODER_MODE6_0 GPIO_MODER_MODER6_0
- #define GPIO_MODER_MODE6_1 GPIO_MODER_MODER6_1
- #define GPIO_MODER_MODE7_Pos GPIO_MODER_MODER7_Pos
- #define GPIO_MODER_MODE7_Msk GPIO_MODER_MODER7_Msk
- #define GPIO_MODER_MODE7 GPIO_MODER_MODER7
- #define GPIO_MODER_MODE7_0 GPIO_MODER_MODER7_0
- #define GPIO_MODER_MODE7_1 GPIO_MODER_MODER7_1
- #define GPIO_MODER_MODE8_Pos GPIO_MODER_MODER8_Pos
- #define GPIO_MODER_MODE8_Msk GPIO_MODER_MODER8_Msk
- #define GPIO_MODER_MODE8 GPIO_MODER_MODER8
- #define GPIO_MODER_MODE8_0 GPIO_MODER_MODER8_0
- #define GPIO_MODER_MODE8_1 GPIO_MODER_MODER8_1
- #define GPIO_MODER_MODE9_Pos GPIO_MODER_MODER9_Pos
- #define GPIO_MODER_MODE9_Msk GPIO_MODER_MODER9_Msk
- #define GPIO_MODER_MODE9 GPIO_MODER_MODER9
- #define GPIO_MODER_MODE9_0 GPIO_MODER_MODER9_0
- #define GPIO_MODER_MODE9_1 GPIO_MODER_MODER9_1
- #define GPIO_MODER_MODE10_Pos GPIO_MODER_MODER10_Pos
- #define GPIO_MODER_MODE10_Msk GPIO_MODER_MODER10_Msk
- #define GPIO_MODER_MODE10 GPIO_MODER_MODER10
- #define GPIO_MODER_MODE10_0 GPIO_MODER_MODER10_0
- #define GPIO_MODER_MODE10_1 GPIO_MODER_MODER10_1
- #define GPIO_MODER_MODE11_Pos GPIO_MODER_MODER11_Pos
- #define GPIO_MODER_MODE11_Msk GPIO_MODER_MODER11_Msk
- #define GPIO_MODER_MODE11 GPIO_MODER_MODER11
- #define GPIO_MODER_MODE11_0 GPIO_MODER_MODER11_0
- #define GPIO_MODER_MODE11_1 GPIO_MODER_MODER11_1
- #define GPIO_MODER_MODE12_Pos GPIO_MODER_MODER12_Pos
- #define GPIO_MODER_MODE12_Msk GPIO_MODER_MODER12_Msk
- #define GPIO_MODER_MODE12 GPIO_MODER_MODER12
- #define GPIO_MODER_MODE12_0 GPIO_MODER_MODER12_0
- #define GPIO_MODER_MODE12_1 GPIO_MODER_MODER12_1
- #define GPIO_MODER_MODE13_Pos GPIO_MODER_MODER13_Pos
- #define GPIO_MODER_MODE13_Msk GPIO_MODER_MODER13_Msk
- #define GPIO_MODER_MODE13 GPIO_MODER_MODER13
- #define GPIO_MODER_MODE13_0 GPIO_MODER_MODER13_0
- #define GPIO_MODER_MODE13_1 GPIO_MODER_MODER13_1
- #define GPIO_MODER_MODE14_Pos GPIO_MODER_MODER14_Pos
- #define GPIO_MODER_MODE14_Msk GPIO_MODER_MODER14_Msk
- #define GPIO_MODER_MODE14 GPIO_MODER_MODER14
- #define GPIO_MODER_MODE14_0 GPIO_MODER_MODER14_0
- #define GPIO_MODER_MODE14_1 GPIO_MODER_MODER14_1
- #define GPIO_MODER_MODE15_Pos GPIO_MODER_MODER15_Pos
- #define GPIO_MODER_MODE15_Msk GPIO_MODER_MODER15_Msk
- #define GPIO_MODER_MODE15 GPIO_MODER_MODER15
- #define GPIO_MODER_MODE15_0 GPIO_MODER_MODER15_0
- #define GPIO_MODER_MODE15_1 GPIO_MODER_MODER15_1
- #define GPIO_OTYPER_OT0_Pos (0U)
- #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos)
- #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
- #define GPIO_OTYPER_OT1_Pos (1U)
- #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos)
- #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
- #define GPIO_OTYPER_OT2_Pos (2U)
- #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos)
- #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
- #define GPIO_OTYPER_OT3_Pos (3U)
- #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos)
- #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
- #define GPIO_OTYPER_OT4_Pos (4U)
- #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos)
- #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
- #define GPIO_OTYPER_OT5_Pos (5U)
- #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos)
- #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
- #define GPIO_OTYPER_OT6_Pos (6U)
- #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos)
- #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
- #define GPIO_OTYPER_OT7_Pos (7U)
- #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos)
- #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
- #define GPIO_OTYPER_OT8_Pos (8U)
- #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos)
- #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
- #define GPIO_OTYPER_OT9_Pos (9U)
- #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos)
- #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
- #define GPIO_OTYPER_OT10_Pos (10U)
- #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos)
- #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
- #define GPIO_OTYPER_OT11_Pos (11U)
- #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos)
- #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
- #define GPIO_OTYPER_OT12_Pos (12U)
- #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos)
- #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
- #define GPIO_OTYPER_OT13_Pos (13U)
- #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos)
- #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
- #define GPIO_OTYPER_OT14_Pos (14U)
- #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos)
- #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
- #define GPIO_OTYPER_OT15_Pos (15U)
- #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos)
- #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
- #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
- #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
- #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
- #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
- #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
- #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
- #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
- #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
- #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
- #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
- #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
- #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
- #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
- #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
- #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
- #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
- #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
- #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos)
- #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
- #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos)
- #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos)
- #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
- #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos)
- #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
- #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos)
- #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos)
- #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
- #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos)
- #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
- #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos)
- #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos)
- #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
- #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos)
- #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
- #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos)
- #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos)
- #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
- #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos)
- #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
- #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos)
- #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos)
- #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
- #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos)
- #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
- #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos)
- #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos)
- #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
- #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos)
- #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
- #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos)
- #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos)
- #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
- #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos)
- #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
- #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos)
- #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos)
- #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
- #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos)
- #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
- #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos)
- #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos)
- #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
- #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos)
- #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
- #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos)
- #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos)
- #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
- #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos)
- #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
- #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos)
- #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos)
- #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
- #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos)
- #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
- #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos)
- #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos)
- #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
- #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos)
- #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
- #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos)
- #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos)
- #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
- #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos)
- #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
- #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos)
- #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos)
- #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
- #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos)
- #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
- #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos)
- #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos)
- #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
- #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos)
- #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
- #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos)
- #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos)
- #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
- #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
- #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
- #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
- #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
- #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
- #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
- #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
- #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
- #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
- #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
- #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
- #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
- #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
- #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
- #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
- #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
- #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
- #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
- #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
- #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
- #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
- #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
- #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
- #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
- #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
- #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
- #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
- #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
- #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
- #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
- #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
- #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
- #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
- #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
- #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
- #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
- #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
- #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
- #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
- #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
- #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
- #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
- #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
- #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
- #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
- #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
- #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
- #define GPIO_PUPDR_PUPD0_Pos (0U)
- #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos)
- #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
- #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos)
- #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos)
- #define GPIO_PUPDR_PUPD1_Pos (2U)
- #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos)
- #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
- #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos)
- #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos)
- #define GPIO_PUPDR_PUPD2_Pos (4U)
- #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos)
- #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
- #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos)
- #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos)
- #define GPIO_PUPDR_PUPD3_Pos (6U)
- #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos)
- #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
- #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos)
- #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos)
- #define GPIO_PUPDR_PUPD4_Pos (8U)
- #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos)
- #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
- #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos)
- #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos)
- #define GPIO_PUPDR_PUPD5_Pos (10U)
- #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos)
- #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
- #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos)
- #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos)
- #define GPIO_PUPDR_PUPD6_Pos (12U)
- #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos)
- #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
- #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos)
- #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos)
- #define GPIO_PUPDR_PUPD7_Pos (14U)
- #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos)
- #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
- #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos)
- #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos)
- #define GPIO_PUPDR_PUPD8_Pos (16U)
- #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos)
- #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
- #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos)
- #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos)
- #define GPIO_PUPDR_PUPD9_Pos (18U)
- #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos)
- #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
- #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos)
- #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos)
- #define GPIO_PUPDR_PUPD10_Pos (20U)
- #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos)
- #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
- #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos)
- #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos)
- #define GPIO_PUPDR_PUPD11_Pos (22U)
- #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos)
- #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
- #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos)
- #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos)
- #define GPIO_PUPDR_PUPD12_Pos (24U)
- #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos)
- #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
- #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos)
- #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos)
- #define GPIO_PUPDR_PUPD13_Pos (26U)
- #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos)
- #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
- #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos)
- #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos)
- #define GPIO_PUPDR_PUPD14_Pos (28U)
- #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos)
- #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
- #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos)
- #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos)
- #define GPIO_PUPDR_PUPD15_Pos (30U)
- #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos)
- #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
- #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos)
- #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos)
- #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
- #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
- #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
- #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
- #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
- #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
- #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
- #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
- #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
- #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
- #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
- #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
- #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
- #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
- #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
- #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
- #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
- #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
- #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
- #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
- #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
- #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
- #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
- #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
- #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
- #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
- #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
- #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
- #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
- #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
- #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
- #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
- #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
- #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
- #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
- #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
- #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
- #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
- #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
- #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
- #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
- #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
- #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
- #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
- #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
- #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
- #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
- #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
- #define GPIO_IDR_ID0_Pos (0U)
- #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos)
- #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
- #define GPIO_IDR_ID1_Pos (1U)
- #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos)
- #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
- #define GPIO_IDR_ID2_Pos (2U)
- #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos)
- #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
- #define GPIO_IDR_ID3_Pos (3U)
- #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos)
- #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
- #define GPIO_IDR_ID4_Pos (4U)
- #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos)
- #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
- #define GPIO_IDR_ID5_Pos (5U)
- #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos)
- #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
- #define GPIO_IDR_ID6_Pos (6U)
- #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos)
- #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
- #define GPIO_IDR_ID7_Pos (7U)
- #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos)
- #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
- #define GPIO_IDR_ID8_Pos (8U)
- #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos)
- #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
- #define GPIO_IDR_ID9_Pos (9U)
- #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos)
- #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
- #define GPIO_IDR_ID10_Pos (10U)
- #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos)
- #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
- #define GPIO_IDR_ID11_Pos (11U)
- #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos)
- #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
- #define GPIO_IDR_ID12_Pos (12U)
- #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos)
- #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
- #define GPIO_IDR_ID13_Pos (13U)
- #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos)
- #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
- #define GPIO_IDR_ID14_Pos (14U)
- #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos)
- #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
- #define GPIO_IDR_ID15_Pos (15U)
- #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos)
- #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
- #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
- #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
- #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
- #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
- #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
- #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
- #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
- #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
- #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
- #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
- #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
- #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
- #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
- #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
- #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
- #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
- #define GPIO_ODR_OD0_Pos (0U)
- #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos)
- #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
- #define GPIO_ODR_OD1_Pos (1U)
- #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos)
- #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
- #define GPIO_ODR_OD2_Pos (2U)
- #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos)
- #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
- #define GPIO_ODR_OD3_Pos (3U)
- #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos)
- #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
- #define GPIO_ODR_OD4_Pos (4U)
- #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos)
- #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
- #define GPIO_ODR_OD5_Pos (5U)
- #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos)
- #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
- #define GPIO_ODR_OD6_Pos (6U)
- #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos)
- #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
- #define GPIO_ODR_OD7_Pos (7U)
- #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos)
- #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
- #define GPIO_ODR_OD8_Pos (8U)
- #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos)
- #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
- #define GPIO_ODR_OD9_Pos (9U)
- #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos)
- #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
- #define GPIO_ODR_OD10_Pos (10U)
- #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos)
- #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
- #define GPIO_ODR_OD11_Pos (11U)
- #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos)
- #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
- #define GPIO_ODR_OD12_Pos (12U)
- #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos)
- #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
- #define GPIO_ODR_OD13_Pos (13U)
- #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos)
- #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
- #define GPIO_ODR_OD14_Pos (14U)
- #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos)
- #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
- #define GPIO_ODR_OD15_Pos (15U)
- #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos)
- #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
- #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
- #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
- #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
- #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
- #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
- #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
- #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
- #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
- #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
- #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
- #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
- #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
- #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
- #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
- #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
- #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
- #define GPIO_BSRR_BS0_Pos (0U)
- #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos)
- #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
- #define GPIO_BSRR_BS1_Pos (1U)
- #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos)
- #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
- #define GPIO_BSRR_BS2_Pos (2U)
- #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos)
- #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
- #define GPIO_BSRR_BS3_Pos (3U)
- #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos)
- #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
- #define GPIO_BSRR_BS4_Pos (4U)
- #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos)
- #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
- #define GPIO_BSRR_BS5_Pos (5U)
- #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos)
- #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
- #define GPIO_BSRR_BS6_Pos (6U)
- #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos)
- #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
- #define GPIO_BSRR_BS7_Pos (7U)
- #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos)
- #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
- #define GPIO_BSRR_BS8_Pos (8U)
- #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos)
- #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
- #define GPIO_BSRR_BS9_Pos (9U)
- #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos)
- #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
- #define GPIO_BSRR_BS10_Pos (10U)
- #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos)
- #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
- #define GPIO_BSRR_BS11_Pos (11U)
- #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos)
- #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
- #define GPIO_BSRR_BS12_Pos (12U)
- #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos)
- #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
- #define GPIO_BSRR_BS13_Pos (13U)
- #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos)
- #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
- #define GPIO_BSRR_BS14_Pos (14U)
- #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos)
- #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
- #define GPIO_BSRR_BS15_Pos (15U)
- #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos)
- #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
- #define GPIO_BSRR_BR0_Pos (16U)
- #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos)
- #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
- #define GPIO_BSRR_BR1_Pos (17U)
- #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos)
- #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
- #define GPIO_BSRR_BR2_Pos (18U)
- #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos)
- #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
- #define GPIO_BSRR_BR3_Pos (19U)
- #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos)
- #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
- #define GPIO_BSRR_BR4_Pos (20U)
- #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos)
- #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
- #define GPIO_BSRR_BR5_Pos (21U)
- #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos)
- #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
- #define GPIO_BSRR_BR6_Pos (22U)
- #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos)
- #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
- #define GPIO_BSRR_BR7_Pos (23U)
- #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos)
- #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
- #define GPIO_BSRR_BR8_Pos (24U)
- #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos)
- #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
- #define GPIO_BSRR_BR9_Pos (25U)
- #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos)
- #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
- #define GPIO_BSRR_BR10_Pos (26U)
- #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos)
- #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
- #define GPIO_BSRR_BR11_Pos (27U)
- #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos)
- #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
- #define GPIO_BSRR_BR12_Pos (28U)
- #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos)
- #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
- #define GPIO_BSRR_BR13_Pos (29U)
- #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos)
- #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
- #define GPIO_BSRR_BR14_Pos (30U)
- #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos)
- #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
- #define GPIO_BSRR_BR15_Pos (31U)
- #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos)
- #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
- #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
- #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
- #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
- #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
- #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
- #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
- #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
- #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
- #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
- #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
- #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
- #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
- #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
- #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
- #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
- #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
- #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
- #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
- #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
- #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
- #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
- #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
- #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
- #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
- #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
- #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
- #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
- #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
- #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
- #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
- #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
- #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
- #define GPIO_BRR_BR0 GPIO_BSRR_BR0
- #define GPIO_BRR_BR0_Pos GPIO_BSRR_BR0_Pos
- #define GPIO_BRR_BR0_Msk GPIO_BSRR_BR0_Msk
- #define GPIO_BRR_BR1 GPIO_BSRR_BR1
- #define GPIO_BRR_BR1_Pos GPIO_BSRR_BR1_Pos
- #define GPIO_BRR_BR1_Msk GPIO_BSRR_BR1_Msk
- #define GPIO_BRR_BR2 GPIO_BSRR_BR2
- #define GPIO_BRR_BR2_Pos GPIO_BSRR_BR2_Pos
- #define GPIO_BRR_BR2_Msk GPIO_BSRR_BR2_Msk
- #define GPIO_BRR_BR3 GPIO_BSRR_BR3
- #define GPIO_BRR_BR3_Pos GPIO_BSRR_BR3_Pos
- #define GPIO_BRR_BR3_Msk GPIO_BSRR_BR3_Msk
- #define GPIO_BRR_BR4 GPIO_BSRR_BR4
- #define GPIO_BRR_BR4_Pos GPIO_BSRR_BR4_Pos
- #define GPIO_BRR_BR4_Msk GPIO_BSRR_BR4_Msk
- #define GPIO_BRR_BR5 GPIO_BSRR_BR5
- #define GPIO_BRR_BR5_Pos GPIO_BSRR_BR5_Pos
- #define GPIO_BRR_BR5_Msk GPIO_BSRR_BR5_Msk
- #define GPIO_BRR_BR6 GPIO_BSRR_BR6
- #define GPIO_BRR_BR6_Pos GPIO_BSRR_BR6_Pos
- #define GPIO_BRR_BR6_Msk GPIO_BSRR_BR6_Msk
- #define GPIO_BRR_BR7 GPIO_BSRR_BR7
- #define GPIO_BRR_BR7_Pos GPIO_BSRR_BR7_Pos
- #define GPIO_BRR_BR7_Msk GPIO_BSRR_BR7_Msk
- #define GPIO_BRR_BR8 GPIO_BSRR_BR8
- #define GPIO_BRR_BR8_Pos GPIO_BSRR_BR8_Pos
- #define GPIO_BRR_BR8_Msk GPIO_BSRR_BR8_Msk
- #define GPIO_BRR_BR9 GPIO_BSRR_BR9
- #define GPIO_BRR_BR9_Pos GPIO_BSRR_BR9_Pos
- #define GPIO_BRR_BR9_Msk GPIO_BSRR_BR9_Msk
- #define GPIO_BRR_BR10 GPIO_BSRR_BR10
- #define GPIO_BRR_BR10_Pos GPIO_BSRR_BR10_Pos
- #define GPIO_BRR_BR10_Msk GPIO_BSRR_BR10_Msk
- #define GPIO_BRR_BR11 GPIO_BSRR_BR11
- #define GPIO_BRR_BR11_Pos GPIO_BSRR_BR11_Pos
- #define GPIO_BRR_BR11_Msk GPIO_BSRR_BR11_Msk
- #define GPIO_BRR_BR12 GPIO_BSRR_BR12
- #define GPIO_BRR_BR12_Pos GPIO_BSRR_BR12_Pos
- #define GPIO_BRR_BR12_Msk GPIO_BSRR_BR12_Msk
- #define GPIO_BRR_BR13 GPIO_BSRR_BR13
- #define GPIO_BRR_BR13_Pos GPIO_BSRR_BR13_Pos
- #define GPIO_BRR_BR13_Msk GPIO_BSRR_BR13_Msk
- #define GPIO_BRR_BR14 GPIO_BSRR_BR14
- #define GPIO_BRR_BR14_Pos GPIO_BSRR_BR14_Pos
- #define GPIO_BRR_BR14_Msk GPIO_BSRR_BR14_Msk
- #define GPIO_BRR_BR15 GPIO_BSRR_BR15
- #define GPIO_BRR_BR15_Pos GPIO_BSRR_BR15_Pos
- #define GPIO_BRR_BR15_Msk GPIO_BSRR_BR15_Msk
- #define GPIO_LCKR_LCK0_Pos (0U)
- #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos)
- #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
- #define GPIO_LCKR_LCK1_Pos (1U)
- #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos)
- #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
- #define GPIO_LCKR_LCK2_Pos (2U)
- #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos)
- #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
- #define GPIO_LCKR_LCK3_Pos (3U)
- #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos)
- #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
- #define GPIO_LCKR_LCK4_Pos (4U)
- #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos)
- #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
- #define GPIO_LCKR_LCK5_Pos (5U)
- #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos)
- #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
- #define GPIO_LCKR_LCK6_Pos (6U)
- #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos)
- #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
- #define GPIO_LCKR_LCK7_Pos (7U)
- #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos)
- #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
- #define GPIO_LCKR_LCK8_Pos (8U)
- #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos)
- #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
- #define GPIO_LCKR_LCK9_Pos (9U)
- #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos)
- #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
- #define GPIO_LCKR_LCK10_Pos (10U)
- #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos)
- #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
- #define GPIO_LCKR_LCK11_Pos (11U)
- #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos)
- #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
- #define GPIO_LCKR_LCK12_Pos (12U)
- #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos)
- #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
- #define GPIO_LCKR_LCK13_Pos (13U)
- #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos)
- #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
- #define GPIO_LCKR_LCK14_Pos (14U)
- #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos)
- #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
- #define GPIO_LCKR_LCK15_Pos (15U)
- #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos)
- #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
- #define GPIO_LCKR_LCKK_Pos (16U)
- #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos)
- #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
- #define GPIO_AFRL_AFSEL0_Pos (0U)
- #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos)
- #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
- #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos)
- #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos)
- #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos)
- #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos)
- #define GPIO_AFRL_AFSEL1_Pos (4U)
- #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos)
- #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
- #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos)
- #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos)
- #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos)
- #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos)
- #define GPIO_AFRL_AFSEL2_Pos (8U)
- #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos)
- #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
- #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos)
- #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos)
- #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos)
- #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos)
- #define GPIO_AFRL_AFSEL3_Pos (12U)
- #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos)
- #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
- #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos)
- #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos)
- #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos)
- #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos)
- #define GPIO_AFRL_AFSEL4_Pos (16U)
- #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos)
- #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
- #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos)
- #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos)
- #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos)
- #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos)
- #define GPIO_AFRL_AFSEL5_Pos (20U)
- #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos)
- #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
- #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos)
- #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos)
- #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos)
- #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos)
- #define GPIO_AFRL_AFSEL6_Pos (24U)
- #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos)
- #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
- #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos)
- #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos)
- #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos)
- #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos)
- #define GPIO_AFRL_AFSEL7_Pos (28U)
- #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos)
- #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
- #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos)
- #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos)
- #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos)
- #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos)
- #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
- #define GPIO_AFRL_AFRL0_0 GPIO_AFRL_AFSEL0_0
- #define GPIO_AFRL_AFRL0_1 GPIO_AFRL_AFSEL0_1
- #define GPIO_AFRL_AFRL0_2 GPIO_AFRL_AFSEL0_2
- #define GPIO_AFRL_AFRL0_3 GPIO_AFRL_AFSEL0_3
- #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
- #define GPIO_AFRL_AFRL1_0 GPIO_AFRL_AFSEL1_0
- #define GPIO_AFRL_AFRL1_1 GPIO_AFRL_AFSEL1_1
- #define GPIO_AFRL_AFRL1_2 GPIO_AFRL_AFSEL1_2
- #define GPIO_AFRL_AFRL1_3 GPIO_AFRL_AFSEL1_3
- #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
- #define GPIO_AFRL_AFRL2_0 GPIO_AFRL_AFSEL2_0
- #define GPIO_AFRL_AFRL2_1 GPIO_AFRL_AFSEL2_1
- #define GPIO_AFRL_AFRL2_2 GPIO_AFRL_AFSEL2_2
- #define GPIO_AFRL_AFRL2_3 GPIO_AFRL_AFSEL2_3
- #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
- #define GPIO_AFRL_AFRL3_0 GPIO_AFRL_AFSEL3_0
- #define GPIO_AFRL_AFRL3_1 GPIO_AFRL_AFSEL3_1
- #define GPIO_AFRL_AFRL3_2 GPIO_AFRL_AFSEL3_2
- #define GPIO_AFRL_AFRL3_3 GPIO_AFRL_AFSEL3_3
- #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
- #define GPIO_AFRL_AFRL4_0 GPIO_AFRL_AFSEL4_0
- #define GPIO_AFRL_AFRL4_1 GPIO_AFRL_AFSEL4_1
- #define GPIO_AFRL_AFRL4_2 GPIO_AFRL_AFSEL4_2
- #define GPIO_AFRL_AFRL4_3 GPIO_AFRL_AFSEL4_3
- #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
- #define GPIO_AFRL_AFRL5_0 GPIO_AFRL_AFSEL5_0
- #define GPIO_AFRL_AFRL5_1 GPIO_AFRL_AFSEL5_1
- #define GPIO_AFRL_AFRL5_2 GPIO_AFRL_AFSEL5_2
- #define GPIO_AFRL_AFRL5_3 GPIO_AFRL_AFSEL5_3
- #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
- #define GPIO_AFRL_AFRL6_0 GPIO_AFRL_AFSEL6_0
- #define GPIO_AFRL_AFRL6_1 GPIO_AFRL_AFSEL6_1
- #define GPIO_AFRL_AFRL6_2 GPIO_AFRL_AFSEL6_2
- #define GPIO_AFRL_AFRL6_3 GPIO_AFRL_AFSEL6_3
- #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
- #define GPIO_AFRL_AFRL7_0 GPIO_AFRL_AFSEL7_0
- #define GPIO_AFRL_AFRL7_1 GPIO_AFRL_AFSEL7_1
- #define GPIO_AFRL_AFRL7_2 GPIO_AFRL_AFSEL7_2
- #define GPIO_AFRL_AFRL7_3 GPIO_AFRL_AFSEL7_3
- #define GPIO_AFRH_AFSEL8_Pos (0U)
- #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos)
- #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
- #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos)
- #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos)
- #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos)
- #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos)
- #define GPIO_AFRH_AFSEL9_Pos (4U)
- #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos)
- #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
- #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos)
- #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos)
- #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos)
- #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos)
- #define GPIO_AFRH_AFSEL10_Pos (8U)
- #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos)
- #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
- #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos)
- #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos)
- #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos)
- #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos)
- #define GPIO_AFRH_AFSEL11_Pos (12U)
- #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos)
- #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
- #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos)
- #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos)
- #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos)
- #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos)
- #define GPIO_AFRH_AFSEL12_Pos (16U)
- #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos)
- #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
- #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos)
- #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos)
- #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos)
- #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos)
- #define GPIO_AFRH_AFSEL13_Pos (20U)
- #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos)
- #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
- #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos)
- #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos)
- #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos)
- #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos)
- #define GPIO_AFRH_AFSEL14_Pos (24U)
- #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos)
- #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
- #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos)
- #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos)
- #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos)
- #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos)
- #define GPIO_AFRH_AFSEL15_Pos (28U)
- #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos)
- #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
- #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos)
- #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos)
- #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos)
- #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos)
- #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
- #define GPIO_AFRH_AFRH0_0 GPIO_AFRH_AFSEL8_0
- #define GPIO_AFRH_AFRH0_1 GPIO_AFRH_AFSEL8_1
- #define GPIO_AFRH_AFRH0_2 GPIO_AFRH_AFSEL8_2
- #define GPIO_AFRH_AFRH0_3 GPIO_AFRH_AFSEL8_3
- #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
- #define GPIO_AFRH_AFRH1_0 GPIO_AFRH_AFSEL9_0
- #define GPIO_AFRH_AFRH1_1 GPIO_AFRH_AFSEL9_1
- #define GPIO_AFRH_AFRH1_2 GPIO_AFRH_AFSEL9_2
- #define GPIO_AFRH_AFRH1_3 GPIO_AFRH_AFSEL9_3
- #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
- #define GPIO_AFRH_AFRH2_0 GPIO_AFRH_AFSEL10_0
- #define GPIO_AFRH_AFRH2_1 GPIO_AFRH_AFSEL10_1
- #define GPIO_AFRH_AFRH2_2 GPIO_AFRH_AFSEL10_2
- #define GPIO_AFRH_AFRH2_3 GPIO_AFRH_AFSEL10_3
- #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
- #define GPIO_AFRH_AFRH3_0 GPIO_AFRH_AFSEL11_0
- #define GPIO_AFRH_AFRH3_1 GPIO_AFRH_AFSEL11_1
- #define GPIO_AFRH_AFRH3_2 GPIO_AFRH_AFSEL11_2
- #define GPIO_AFRH_AFRH3_3 GPIO_AFRH_AFSEL11_3
- #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
- #define GPIO_AFRH_AFRH4_0 GPIO_AFRH_AFSEL12_0
- #define GPIO_AFRH_AFRH4_1 GPIO_AFRH_AFSEL12_1
- #define GPIO_AFRH_AFRH4_2 GPIO_AFRH_AFSEL12_2
- #define GPIO_AFRH_AFRH4_3 GPIO_AFRH_AFSEL12_3
- #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
- #define GPIO_AFRH_AFRH5_0 GPIO_AFRH_AFSEL13_0
- #define GPIO_AFRH_AFRH5_1 GPIO_AFRH_AFSEL13_1
- #define GPIO_AFRH_AFRH5_2 GPIO_AFRH_AFSEL13_2
- #define GPIO_AFRH_AFRH5_3 GPIO_AFRH_AFSEL13_3
- #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
- #define GPIO_AFRH_AFRH6_0 GPIO_AFRH_AFSEL14_0
- #define GPIO_AFRH_AFRH6_1 GPIO_AFRH_AFSEL14_1
- #define GPIO_AFRH_AFRH6_2 GPIO_AFRH_AFSEL14_2
- #define GPIO_AFRH_AFRH6_3 GPIO_AFRH_AFSEL14_3
- #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
- #define GPIO_AFRH_AFRH7_0 GPIO_AFRH_AFSEL15_0
- #define GPIO_AFRH_AFRH7_1 GPIO_AFRH_AFSEL15_1
- #define GPIO_AFRH_AFRH7_2 GPIO_AFRH_AFSEL15_2
- #define GPIO_AFRH_AFRH7_3 GPIO_AFRH_AFSEL15_3
- #define I2C_CR1_PE_Pos (0U)
- #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos)
- #define I2C_CR1_PE I2C_CR1_PE_Msk
- #define I2C_CR1_SMBUS_Pos (1U)
- #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos)
- #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk
- #define I2C_CR1_SMBTYPE_Pos (3U)
- #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos)
- #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk
- #define I2C_CR1_ENARP_Pos (4U)
- #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos)
- #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk
- #define I2C_CR1_ENPEC_Pos (5U)
- #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos)
- #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk
- #define I2C_CR1_ENGC_Pos (6U)
- #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos)
- #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk
- #define I2C_CR1_NOSTRETCH_Pos (7U)
- #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos)
- #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk
- #define I2C_CR1_START_Pos (8U)
- #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos)
- #define I2C_CR1_START I2C_CR1_START_Msk
- #define I2C_CR1_STOP_Pos (9U)
- #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos)
- #define I2C_CR1_STOP I2C_CR1_STOP_Msk
- #define I2C_CR1_ACK_Pos (10U)
- #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos)
- #define I2C_CR1_ACK I2C_CR1_ACK_Msk
- #define I2C_CR1_POS_Pos (11U)
- #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos)
- #define I2C_CR1_POS I2C_CR1_POS_Msk
- #define I2C_CR1_PEC_Pos (12U)
- #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos)
- #define I2C_CR1_PEC I2C_CR1_PEC_Msk
- #define I2C_CR1_ALERT_Pos (13U)
- #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos)
- #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk
- #define I2C_CR1_SWRST_Pos (15U)
- #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos)
- #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk
- #define I2C_CR2_FREQ_Pos (0U)
- #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk
- #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos)
- #define I2C_CR2_ITERREN_Pos (8U)
- #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos)
- #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk
- #define I2C_CR2_ITEVTEN_Pos (9U)
- #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos)
- #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk
- #define I2C_CR2_ITBUFEN_Pos (10U)
- #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos)
- #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk
- #define I2C_CR2_DMAEN_Pos (11U)
- #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos)
- #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk
- #define I2C_CR2_LAST_Pos (12U)
- #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos)
- #define I2C_CR2_LAST I2C_CR2_LAST_Msk
- #define I2C_OAR1_ADD1_7 0x000000FEU
- #define I2C_OAR1_ADD8_9 0x00000300U
- #define I2C_OAR1_ADD0_Pos (0U)
- #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos)
- #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk
- #define I2C_OAR1_ADD1_Pos (1U)
- #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos)
- #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk
- #define I2C_OAR1_ADD2_Pos (2U)
- #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos)
- #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk
- #define I2C_OAR1_ADD3_Pos (3U)
- #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos)
- #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk
- #define I2C_OAR1_ADD4_Pos (4U)
- #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos)
- #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk
- #define I2C_OAR1_ADD5_Pos (5U)
- #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos)
- #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk
- #define I2C_OAR1_ADD6_Pos (6U)
- #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos)
- #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk
- #define I2C_OAR1_ADD7_Pos (7U)
- #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos)
- #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk
- #define I2C_OAR1_ADD8_Pos (8U)
- #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos)
- #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk
- #define I2C_OAR1_ADD9_Pos (9U)
- #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos)
- #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk
- #define I2C_OAR1_ADDMODE_Pos (15U)
- #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos)
- #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk
- #define I2C_OAR2_ENDUAL_Pos (0U)
- #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos)
- #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk
- #define I2C_OAR2_ADD2_Pos (1U)
- #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos)
- #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk
- #define I2C_DR_DR_Pos (0U)
- #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos)
- #define I2C_DR_DR I2C_DR_DR_Msk
- #define I2C_SR1_SB_Pos (0U)
- #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos)
- #define I2C_SR1_SB I2C_SR1_SB_Msk
- #define I2C_SR1_ADDR_Pos (1U)
- #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos)
- #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk
- #define I2C_SR1_BTF_Pos (2U)
- #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos)
- #define I2C_SR1_BTF I2C_SR1_BTF_Msk
- #define I2C_SR1_ADD10_Pos (3U)
- #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos)
- #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk
- #define I2C_SR1_STOPF_Pos (4U)
- #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos)
- #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk
- #define I2C_SR1_RXNE_Pos (6U)
- #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos)
- #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk
- #define I2C_SR1_TXE_Pos (7U)
- #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos)
- #define I2C_SR1_TXE I2C_SR1_TXE_Msk
- #define I2C_SR1_BERR_Pos (8U)
- #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos)
- #define I2C_SR1_BERR I2C_SR1_BERR_Msk
- #define I2C_SR1_ARLO_Pos (9U)
- #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos)
- #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk
- #define I2C_SR1_AF_Pos (10U)
- #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos)
- #define I2C_SR1_AF I2C_SR1_AF_Msk
- #define I2C_SR1_OVR_Pos (11U)
- #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos)
- #define I2C_SR1_OVR I2C_SR1_OVR_Msk
- #define I2C_SR1_PECERR_Pos (12U)
- #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos)
- #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk
- #define I2C_SR1_TIMEOUT_Pos (14U)
- #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos)
- #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk
- #define I2C_SR1_SMBALERT_Pos (15U)
- #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos)
- #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk
- #define I2C_SR2_MSL_Pos (0U)
- #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos)
- #define I2C_SR2_MSL I2C_SR2_MSL_Msk
- #define I2C_SR2_BUSY_Pos (1U)
- #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos)
- #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk
- #define I2C_SR2_TRA_Pos (2U)
- #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos)
- #define I2C_SR2_TRA I2C_SR2_TRA_Msk
- #define I2C_SR2_GENCALL_Pos (4U)
- #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos)
- #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk
- #define I2C_SR2_SMBDEFAULT_Pos (5U)
- #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos)
- #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk
- #define I2C_SR2_SMBHOST_Pos (6U)
- #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos)
- #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk
- #define I2C_SR2_DUALF_Pos (7U)
- #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos)
- #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk
- #define I2C_SR2_PEC_Pos (8U)
- #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos)
- #define I2C_SR2_PEC I2C_SR2_PEC_Msk
- #define I2C_CCR_CCR_Pos (0U)
- #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos)
- #define I2C_CCR_CCR I2C_CCR_CCR_Msk
- #define I2C_CCR_DUTY_Pos (14U)
- #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos)
- #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk
- #define I2C_CCR_FS_Pos (15U)
- #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos)
- #define I2C_CCR_FS I2C_CCR_FS_Msk
- #define I2C_TRISE_TRISE_Pos (0U)
- #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos)
- #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk
- #define I2C_FLTR_DNF_Pos (0U)
- #define I2C_FLTR_DNF_Msk (0xFUL << I2C_FLTR_DNF_Pos)
- #define I2C_FLTR_DNF I2C_FLTR_DNF_Msk
- #define I2C_FLTR_ANOFF_Pos (4U)
- #define I2C_FLTR_ANOFF_Msk (0x1UL << I2C_FLTR_ANOFF_Pos)
- #define I2C_FLTR_ANOFF I2C_FLTR_ANOFF_Msk
- #define FMPI2C_CR1_PE_Pos (0U)
- #define FMPI2C_CR1_PE_Msk (0x1UL << FMPI2C_CR1_PE_Pos)
- #define FMPI2C_CR1_PE FMPI2C_CR1_PE_Msk
- #define FMPI2C_CR1_TXIE_Pos (1U)
- #define FMPI2C_CR1_TXIE_Msk (0x1UL << FMPI2C_CR1_TXIE_Pos)
- #define FMPI2C_CR1_TXIE FMPI2C_CR1_TXIE_Msk
- #define FMPI2C_CR1_RXIE_Pos (2U)
- #define FMPI2C_CR1_RXIE_Msk (0x1UL << FMPI2C_CR1_RXIE_Pos)
- #define FMPI2C_CR1_RXIE FMPI2C_CR1_RXIE_Msk
- #define FMPI2C_CR1_ADDRIE_Pos (3U)
- #define FMPI2C_CR1_ADDRIE_Msk (0x1UL << FMPI2C_CR1_ADDRIE_Pos)
- #define FMPI2C_CR1_ADDRIE FMPI2C_CR1_ADDRIE_Msk
- #define FMPI2C_CR1_NACKIE_Pos (4U)
- #define FMPI2C_CR1_NACKIE_Msk (0x1UL << FMPI2C_CR1_NACKIE_Pos)
- #define FMPI2C_CR1_NACKIE FMPI2C_CR1_NACKIE_Msk
- #define FMPI2C_CR1_STOPIE_Pos (5U)
- #define FMPI2C_CR1_STOPIE_Msk (0x1UL << FMPI2C_CR1_STOPIE_Pos)
- #define FMPI2C_CR1_STOPIE FMPI2C_CR1_STOPIE_Msk
- #define FMPI2C_CR1_TCIE_Pos (6U)
- #define FMPI2C_CR1_TCIE_Msk (0x1UL << FMPI2C_CR1_TCIE_Pos)
- #define FMPI2C_CR1_TCIE FMPI2C_CR1_TCIE_Msk
- #define FMPI2C_CR1_ERRIE_Pos (7U)
- #define FMPI2C_CR1_ERRIE_Msk (0x1UL << FMPI2C_CR1_ERRIE_Pos)
- #define FMPI2C_CR1_ERRIE FMPI2C_CR1_ERRIE_Msk
- #define FMPI2C_CR1_DNF_Pos (8U)
- #define FMPI2C_CR1_DNF_Msk (0xFUL << FMPI2C_CR1_DNF_Pos)
- #define FMPI2C_CR1_DNF FMPI2C_CR1_DNF_Msk
- #define FMPI2C_CR1_ANFOFF_Pos (12U)
- #define FMPI2C_CR1_ANFOFF_Msk (0x1UL << FMPI2C_CR1_ANFOFF_Pos)
- #define FMPI2C_CR1_ANFOFF FMPI2C_CR1_ANFOFF_Msk
- #define FMPI2C_CR1_TXDMAEN_Pos (14U)
- #define FMPI2C_CR1_TXDMAEN_Msk (0x1UL << FMPI2C_CR1_TXDMAEN_Pos)
- #define FMPI2C_CR1_TXDMAEN FMPI2C_CR1_TXDMAEN_Msk
- #define FMPI2C_CR1_RXDMAEN_Pos (15U)
- #define FMPI2C_CR1_RXDMAEN_Msk (0x1UL << FMPI2C_CR1_RXDMAEN_Pos)
- #define FMPI2C_CR1_RXDMAEN FMPI2C_CR1_RXDMAEN_Msk
- #define FMPI2C_CR1_SBC_Pos (16U)
- #define FMPI2C_CR1_SBC_Msk (0x1UL << FMPI2C_CR1_SBC_Pos)
- #define FMPI2C_CR1_SBC FMPI2C_CR1_SBC_Msk
- #define FMPI2C_CR1_NOSTRETCH_Pos (17U)
- #define FMPI2C_CR1_NOSTRETCH_Msk (0x1UL << FMPI2C_CR1_NOSTRETCH_Pos)
- #define FMPI2C_CR1_NOSTRETCH FMPI2C_CR1_NOSTRETCH_Msk
- #define FMPI2C_CR1_GCEN_Pos (19U)
- #define FMPI2C_CR1_GCEN_Msk (0x1UL << FMPI2C_CR1_GCEN_Pos)
- #define FMPI2C_CR1_GCEN FMPI2C_CR1_GCEN_Msk
- #define FMPI2C_CR1_SMBHEN_Pos (20U)
- #define FMPI2C_CR1_SMBHEN_Msk (0x1UL << FMPI2C_CR1_SMBHEN_Pos)
- #define FMPI2C_CR1_SMBHEN FMPI2C_CR1_SMBHEN_Msk
- #define FMPI2C_CR1_SMBDEN_Pos (21U)
- #define FMPI2C_CR1_SMBDEN_Msk (0x1UL << FMPI2C_CR1_SMBDEN_Pos)
- #define FMPI2C_CR1_SMBDEN FMPI2C_CR1_SMBDEN_Msk
- #define FMPI2C_CR1_ALERTEN_Pos (22U)
- #define FMPI2C_CR1_ALERTEN_Msk (0x1UL << FMPI2C_CR1_ALERTEN_Pos)
- #define FMPI2C_CR1_ALERTEN FMPI2C_CR1_ALERTEN_Msk
- #define FMPI2C_CR1_PECEN_Pos (23U)
- #define FMPI2C_CR1_PECEN_Msk (0x1UL << FMPI2C_CR1_PECEN_Pos)
- #define FMPI2C_CR1_PECEN FMPI2C_CR1_PECEN_Msk
- #define FMPI2C_CR1_DFN_Pos FMPI2C_CR1_DNF_Pos
- #define FMPI2C_CR1_DFN_Msk FMPI2C_CR1_DNF_Msk
- #define FMPI2C_CR1_DFN FMPI2C_CR1_DNF
- #define FMPI2C_CR2_SADD_Pos (0U)
- #define FMPI2C_CR2_SADD_Msk (0x3FFUL << FMPI2C_CR2_SADD_Pos)
- #define FMPI2C_CR2_SADD FMPI2C_CR2_SADD_Msk
- #define FMPI2C_CR2_RD_WRN_Pos (10U)
- #define FMPI2C_CR2_RD_WRN_Msk (0x1UL << FMPI2C_CR2_RD_WRN_Pos)
- #define FMPI2C_CR2_RD_WRN FMPI2C_CR2_RD_WRN_Msk
- #define FMPI2C_CR2_ADD10_Pos (11U)
- #define FMPI2C_CR2_ADD10_Msk (0x1UL << FMPI2C_CR2_ADD10_Pos)
- #define FMPI2C_CR2_ADD10 FMPI2C_CR2_ADD10_Msk
- #define FMPI2C_CR2_HEAD10R_Pos (12U)
- #define FMPI2C_CR2_HEAD10R_Msk (0x1UL << FMPI2C_CR2_HEAD10R_Pos)
- #define FMPI2C_CR2_HEAD10R FMPI2C_CR2_HEAD10R_Msk
- #define FMPI2C_CR2_START_Pos (13U)
- #define FMPI2C_CR2_START_Msk (0x1UL << FMPI2C_CR2_START_Pos)
- #define FMPI2C_CR2_START FMPI2C_CR2_START_Msk
- #define FMPI2C_CR2_STOP_Pos (14U)
- #define FMPI2C_CR2_STOP_Msk (0x1UL << FMPI2C_CR2_STOP_Pos)
- #define FMPI2C_CR2_STOP FMPI2C_CR2_STOP_Msk
- #define FMPI2C_CR2_NACK_Pos (15U)
- #define FMPI2C_CR2_NACK_Msk (0x1UL << FMPI2C_CR2_NACK_Pos)
- #define FMPI2C_CR2_NACK FMPI2C_CR2_NACK_Msk
- #define FMPI2C_CR2_NBYTES_Pos (16U)
- #define FMPI2C_CR2_NBYTES_Msk (0xFFUL << FMPI2C_CR2_NBYTES_Pos)
- #define FMPI2C_CR2_NBYTES FMPI2C_CR2_NBYTES_Msk
- #define FMPI2C_CR2_RELOAD_Pos (24U)
- #define FMPI2C_CR2_RELOAD_Msk (0x1UL << FMPI2C_CR2_RELOAD_Pos)
- #define FMPI2C_CR2_RELOAD FMPI2C_CR2_RELOAD_Msk
- #define FMPI2C_CR2_AUTOEND_Pos (25U)
- #define FMPI2C_CR2_AUTOEND_Msk (0x1UL << FMPI2C_CR2_AUTOEND_Pos)
- #define FMPI2C_CR2_AUTOEND FMPI2C_CR2_AUTOEND_Msk
- #define FMPI2C_CR2_PECBYTE_Pos (26U)
- #define FMPI2C_CR2_PECBYTE_Msk (0x1UL << FMPI2C_CR2_PECBYTE_Pos)
- #define FMPI2C_CR2_PECBYTE FMPI2C_CR2_PECBYTE_Msk
- #define FMPI2C_OAR1_OA1_Pos (0U)
- #define FMPI2C_OAR1_OA1_Msk (0x3FFUL << FMPI2C_OAR1_OA1_Pos)
- #define FMPI2C_OAR1_OA1 FMPI2C_OAR1_OA1_Msk
- #define FMPI2C_OAR1_OA1MODE_Pos (10U)
- #define FMPI2C_OAR1_OA1MODE_Msk (0x1UL << FMPI2C_OAR1_OA1MODE_Pos)
- #define FMPI2C_OAR1_OA1MODE FMPI2C_OAR1_OA1MODE_Msk
- #define FMPI2C_OAR1_OA1EN_Pos (15U)
- #define FMPI2C_OAR1_OA1EN_Msk (0x1UL << FMPI2C_OAR1_OA1EN_Pos)
- #define FMPI2C_OAR1_OA1EN FMPI2C_OAR1_OA1EN_Msk
- #define FMPI2C_OAR2_OA2_Pos (1U)
- #define FMPI2C_OAR2_OA2_Msk (0x7FUL << FMPI2C_OAR2_OA2_Pos)
- #define FMPI2C_OAR2_OA2 FMPI2C_OAR2_OA2_Msk
- #define FMPI2C_OAR2_OA2MSK_Pos (8U)
- #define FMPI2C_OAR2_OA2MSK_Msk (0x7UL << FMPI2C_OAR2_OA2MSK_Pos)
- #define FMPI2C_OAR2_OA2MSK FMPI2C_OAR2_OA2MSK_Msk
- #define FMPI2C_OAR2_OA2EN_Pos (15U)
- #define FMPI2C_OAR2_OA2EN_Msk (0x1UL << FMPI2C_OAR2_OA2EN_Pos)
- #define FMPI2C_OAR2_OA2EN FMPI2C_OAR2_OA2EN_Msk
- #define FMPI2C_TIMINGR_SCLL_Pos (0U)
- #define FMPI2C_TIMINGR_SCLL_Msk (0xFFUL << FMPI2C_TIMINGR_SCLL_Pos)
- #define FMPI2C_TIMINGR_SCLL FMPI2C_TIMINGR_SCLL_Msk
- #define FMPI2C_TIMINGR_SCLH_Pos (8U)
- #define FMPI2C_TIMINGR_SCLH_Msk (0xFFUL << FMPI2C_TIMINGR_SCLH_Pos)
- #define FMPI2C_TIMINGR_SCLH FMPI2C_TIMINGR_SCLH_Msk
- #define FMPI2C_TIMINGR_SDADEL_Pos (16U)
- #define FMPI2C_TIMINGR_SDADEL_Msk (0xFUL << FMPI2C_TIMINGR_SDADEL_Pos)
- #define FMPI2C_TIMINGR_SDADEL FMPI2C_TIMINGR_SDADEL_Msk
- #define FMPI2C_TIMINGR_SCLDEL_Pos (20U)
- #define FMPI2C_TIMINGR_SCLDEL_Msk (0xFUL << FMPI2C_TIMINGR_SCLDEL_Pos)
- #define FMPI2C_TIMINGR_SCLDEL FMPI2C_TIMINGR_SCLDEL_Msk
- #define FMPI2C_TIMINGR_PRESC_Pos (28U)
- #define FMPI2C_TIMINGR_PRESC_Msk (0xFUL << FMPI2C_TIMINGR_PRESC_Pos)
- #define FMPI2C_TIMINGR_PRESC FMPI2C_TIMINGR_PRESC_Msk
- #define FMPI2C_TIMEOUTR_TIMEOUTA_Pos (0U)
- #define FMPI2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << FMPI2C_TIMEOUTR_TIMEOUTA_Pos)
- #define FMPI2C_TIMEOUTR_TIMEOUTA FMPI2C_TIMEOUTR_TIMEOUTA_Msk
- #define FMPI2C_TIMEOUTR_TIDLE_Pos (12U)
- #define FMPI2C_TIMEOUTR_TIDLE_Msk (0x1UL << FMPI2C_TIMEOUTR_TIDLE_Pos)
- #define FMPI2C_TIMEOUTR_TIDLE FMPI2C_TIMEOUTR_TIDLE_Msk
- #define FMPI2C_TIMEOUTR_TIMOUTEN_Pos (15U)
- #define FMPI2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << FMPI2C_TIMEOUTR_TIMOUTEN_Pos)
- #define FMPI2C_TIMEOUTR_TIMOUTEN FMPI2C_TIMEOUTR_TIMOUTEN_Msk
- #define FMPI2C_TIMEOUTR_TIMEOUTB_Pos (16U)
- #define FMPI2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << FMPI2C_TIMEOUTR_TIMEOUTB_Pos)
- #define FMPI2C_TIMEOUTR_TIMEOUTB FMPI2C_TIMEOUTR_TIMEOUTB_Msk
- #define FMPI2C_TIMEOUTR_TEXTEN_Pos (31U)
- #define FMPI2C_TIMEOUTR_TEXTEN_Msk (0x1UL << FMPI2C_TIMEOUTR_TEXTEN_Pos)
- #define FMPI2C_TIMEOUTR_TEXTEN FMPI2C_TIMEOUTR_TEXTEN_Msk
- #define FMPI2C_ISR_TXE_Pos (0U)
- #define FMPI2C_ISR_TXE_Msk (0x1UL << FMPI2C_ISR_TXE_Pos)
- #define FMPI2C_ISR_TXE FMPI2C_ISR_TXE_Msk
- #define FMPI2C_ISR_TXIS_Pos (1U)
- #define FMPI2C_ISR_TXIS_Msk (0x1UL << FMPI2C_ISR_TXIS_Pos)
- #define FMPI2C_ISR_TXIS FMPI2C_ISR_TXIS_Msk
- #define FMPI2C_ISR_RXNE_Pos (2U)
- #define FMPI2C_ISR_RXNE_Msk (0x1UL << FMPI2C_ISR_RXNE_Pos)
- #define FMPI2C_ISR_RXNE FMPI2C_ISR_RXNE_Msk
- #define FMPI2C_ISR_ADDR_Pos (3U)
- #define FMPI2C_ISR_ADDR_Msk (0x1UL << FMPI2C_ISR_ADDR_Pos)
- #define FMPI2C_ISR_ADDR FMPI2C_ISR_ADDR_Msk
- #define FMPI2C_ISR_NACKF_Pos (4U)
- #define FMPI2C_ISR_NACKF_Msk (0x1UL << FMPI2C_ISR_NACKF_Pos)
- #define FMPI2C_ISR_NACKF FMPI2C_ISR_NACKF_Msk
- #define FMPI2C_ISR_STOPF_Pos (5U)
- #define FMPI2C_ISR_STOPF_Msk (0x1UL << FMPI2C_ISR_STOPF_Pos)
- #define FMPI2C_ISR_STOPF FMPI2C_ISR_STOPF_Msk
- #define FMPI2C_ISR_TC_Pos (6U)
- #define FMPI2C_ISR_TC_Msk (0x1UL << FMPI2C_ISR_TC_Pos)
- #define FMPI2C_ISR_TC FMPI2C_ISR_TC_Msk
- #define FMPI2C_ISR_TCR_Pos (7U)
- #define FMPI2C_ISR_TCR_Msk (0x1UL << FMPI2C_ISR_TCR_Pos)
- #define FMPI2C_ISR_TCR FMPI2C_ISR_TCR_Msk
- #define FMPI2C_ISR_BERR_Pos (8U)
- #define FMPI2C_ISR_BERR_Msk (0x1UL << FMPI2C_ISR_BERR_Pos)
- #define FMPI2C_ISR_BERR FMPI2C_ISR_BERR_Msk
- #define FMPI2C_ISR_ARLO_Pos (9U)
- #define FMPI2C_ISR_ARLO_Msk (0x1UL << FMPI2C_ISR_ARLO_Pos)
- #define FMPI2C_ISR_ARLO FMPI2C_ISR_ARLO_Msk
- #define FMPI2C_ISR_OVR_Pos (10U)
- #define FMPI2C_ISR_OVR_Msk (0x1UL << FMPI2C_ISR_OVR_Pos)
- #define FMPI2C_ISR_OVR FMPI2C_ISR_OVR_Msk
- #define FMPI2C_ISR_PECERR_Pos (11U)
- #define FMPI2C_ISR_PECERR_Msk (0x1UL << FMPI2C_ISR_PECERR_Pos)
- #define FMPI2C_ISR_PECERR FMPI2C_ISR_PECERR_Msk
- #define FMPI2C_ISR_TIMEOUT_Pos (12U)
- #define FMPI2C_ISR_TIMEOUT_Msk (0x1UL << FMPI2C_ISR_TIMEOUT_Pos)
- #define FMPI2C_ISR_TIMEOUT FMPI2C_ISR_TIMEOUT_Msk
- #define FMPI2C_ISR_ALERT_Pos (13U)
- #define FMPI2C_ISR_ALERT_Msk (0x1UL << FMPI2C_ISR_ALERT_Pos)
- #define FMPI2C_ISR_ALERT FMPI2C_ISR_ALERT_Msk
- #define FMPI2C_ISR_BUSY_Pos (15U)
- #define FMPI2C_ISR_BUSY_Msk (0x1UL << FMPI2C_ISR_BUSY_Pos)
- #define FMPI2C_ISR_BUSY FMPI2C_ISR_BUSY_Msk
- #define FMPI2C_ISR_DIR_Pos (16U)
- #define FMPI2C_ISR_DIR_Msk (0x1UL << FMPI2C_ISR_DIR_Pos)
- #define FMPI2C_ISR_DIR FMPI2C_ISR_DIR_Msk
- #define FMPI2C_ISR_ADDCODE_Pos (17U)
- #define FMPI2C_ISR_ADDCODE_Msk (0x7FUL << FMPI2C_ISR_ADDCODE_Pos)
- #define FMPI2C_ISR_ADDCODE FMPI2C_ISR_ADDCODE_Msk
- #define FMPI2C_ICR_ADDRCF_Pos (3U)
- #define FMPI2C_ICR_ADDRCF_Msk (0x1UL << FMPI2C_ICR_ADDRCF_Pos)
- #define FMPI2C_ICR_ADDRCF FMPI2C_ICR_ADDRCF_Msk
- #define FMPI2C_ICR_NACKCF_Pos (4U)
- #define FMPI2C_ICR_NACKCF_Msk (0x1UL << FMPI2C_ICR_NACKCF_Pos)
- #define FMPI2C_ICR_NACKCF FMPI2C_ICR_NACKCF_Msk
- #define FMPI2C_ICR_STOPCF_Pos (5U)
- #define FMPI2C_ICR_STOPCF_Msk (0x1UL << FMPI2C_ICR_STOPCF_Pos)
- #define FMPI2C_ICR_STOPCF FMPI2C_ICR_STOPCF_Msk
- #define FMPI2C_ICR_BERRCF_Pos (8U)
- #define FMPI2C_ICR_BERRCF_Msk (0x1UL << FMPI2C_ICR_BERRCF_Pos)
- #define FMPI2C_ICR_BERRCF FMPI2C_ICR_BERRCF_Msk
- #define FMPI2C_ICR_ARLOCF_Pos (9U)
- #define FMPI2C_ICR_ARLOCF_Msk (0x1UL << FMPI2C_ICR_ARLOCF_Pos)
- #define FMPI2C_ICR_ARLOCF FMPI2C_ICR_ARLOCF_Msk
- #define FMPI2C_ICR_OVRCF_Pos (10U)
- #define FMPI2C_ICR_OVRCF_Msk (0x1UL << FMPI2C_ICR_OVRCF_Pos)
- #define FMPI2C_ICR_OVRCF FMPI2C_ICR_OVRCF_Msk
- #define FMPI2C_ICR_PECCF_Pos (11U)
- #define FMPI2C_ICR_PECCF_Msk (0x1UL << FMPI2C_ICR_PECCF_Pos)
- #define FMPI2C_ICR_PECCF FMPI2C_ICR_PECCF_Msk
- #define FMPI2C_ICR_TIMOUTCF_Pos (12U)
- #define FMPI2C_ICR_TIMOUTCF_Msk (0x1UL << FMPI2C_ICR_TIMOUTCF_Pos)
- #define FMPI2C_ICR_TIMOUTCF FMPI2C_ICR_TIMOUTCF_Msk
- #define FMPI2C_ICR_ALERTCF_Pos (13U)
- #define FMPI2C_ICR_ALERTCF_Msk (0x1UL << FMPI2C_ICR_ALERTCF_Pos)
- #define FMPI2C_ICR_ALERTCF FMPI2C_ICR_ALERTCF_Msk
- #define FMPI2C_PECR_PEC_Pos (0U)
- #define FMPI2C_PECR_PEC_Msk (0xFFUL << FMPI2C_PECR_PEC_Pos)
- #define FMPI2C_PECR_PEC FMPI2C_PECR_PEC_Msk
- #define FMPI2C_RXDR_RXDATA_Pos (0U)
- #define FMPI2C_RXDR_RXDATA_Msk (0xFFUL << FMPI2C_RXDR_RXDATA_Pos)
- #define FMPI2C_RXDR_RXDATA FMPI2C_RXDR_RXDATA_Msk
- #define FMPI2C_TXDR_TXDATA_Pos (0U)
- #define FMPI2C_TXDR_TXDATA_Msk (0xFFUL << FMPI2C_TXDR_TXDATA_Pos)
- #define FMPI2C_TXDR_TXDATA FMPI2C_TXDR_TXDATA_Msk
- #define IWDG_KR_KEY_Pos (0U)
- #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos)
- #define IWDG_KR_KEY IWDG_KR_KEY_Msk
- #define IWDG_PR_PR_Pos (0U)
- #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR IWDG_PR_PR_Msk
- #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos)
- #define IWDG_RLR_RL_Pos (0U)
- #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos)
- #define IWDG_RLR_RL IWDG_RLR_RL_Msk
- #define IWDG_SR_PVU_Pos (0U)
- #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos)
- #define IWDG_SR_PVU IWDG_SR_PVU_Msk
- #define IWDG_SR_RVU_Pos (1U)
- #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos)
- #define IWDG_SR_RVU IWDG_SR_RVU_Msk
- #define PWR_CR_LPDS_Pos (0U)
- #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos)
- #define PWR_CR_LPDS PWR_CR_LPDS_Msk
- #define PWR_CR_PDDS_Pos (1U)
- #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos)
- #define PWR_CR_PDDS PWR_CR_PDDS_Msk
- #define PWR_CR_CWUF_Pos (2U)
- #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos)
- #define PWR_CR_CWUF PWR_CR_CWUF_Msk
- #define PWR_CR_CSBF_Pos (3U)
- #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos)
- #define PWR_CR_CSBF PWR_CR_CSBF_Msk
- #define PWR_CR_PVDE_Pos (4U)
- #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos)
- #define PWR_CR_PVDE PWR_CR_PVDE_Msk
- #define PWR_CR_PLS_Pos (5U)
- #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS PWR_CR_PLS_Msk
- #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_LEV0 0x00000000U
- #define PWR_CR_PLS_LEV1 0x00000020U
- #define PWR_CR_PLS_LEV2 0x00000040U
- #define PWR_CR_PLS_LEV3 0x00000060U
- #define PWR_CR_PLS_LEV4 0x00000080U
- #define PWR_CR_PLS_LEV5 0x000000A0U
- #define PWR_CR_PLS_LEV6 0x000000C0U
- #define PWR_CR_PLS_LEV7 0x000000E0U
- #define PWR_CR_DBP_Pos (8U)
- #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos)
- #define PWR_CR_DBP PWR_CR_DBP_Msk
- #define PWR_CR_FPDS_Pos (9U)
- #define PWR_CR_FPDS_Msk (0x1UL << PWR_CR_FPDS_Pos)
- #define PWR_CR_FPDS PWR_CR_FPDS_Msk
- #define PWR_CR_LPLVDS_Pos (10U)
- #define PWR_CR_LPLVDS_Msk (0x1UL << PWR_CR_LPLVDS_Pos)
- #define PWR_CR_LPLVDS PWR_CR_LPLVDS_Msk
- #define PWR_CR_MRLVDS_Pos (11U)
- #define PWR_CR_MRLVDS_Msk (0x1UL << PWR_CR_MRLVDS_Pos)
- #define PWR_CR_MRLVDS PWR_CR_MRLVDS_Msk
- #define PWR_CR_ADCDC1_Pos (13U)
- #define PWR_CR_ADCDC1_Msk (0x1UL << PWR_CR_ADCDC1_Pos)
- #define PWR_CR_ADCDC1 PWR_CR_ADCDC1_Msk
- #define PWR_CR_VOS_Pos (14U)
- #define PWR_CR_VOS_Msk (0x3UL << PWR_CR_VOS_Pos)
- #define PWR_CR_VOS PWR_CR_VOS_Msk
- #define PWR_CR_VOS_0 0x00004000U
- #define PWR_CR_VOS_1 0x00008000U
- #define PWR_CR_FMSSR_Pos (20U)
- #define PWR_CR_FMSSR_Msk (0x1UL << PWR_CR_FMSSR_Pos)
- #define PWR_CR_FMSSR PWR_CR_FMSSR_Msk
- #define PWR_CR_FISSR_Pos (21U)
- #define PWR_CR_FISSR_Msk (0x1UL << PWR_CR_FISSR_Pos)
- #define PWR_CR_FISSR PWR_CR_FISSR_Msk
- #define PWR_CR_PMODE PWR_CR_VOS
- #define PWR_CSR_WUF_Pos (0U)
- #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos)
- #define PWR_CSR_WUF PWR_CSR_WUF_Msk
- #define PWR_CSR_SBF_Pos (1U)
- #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos)
- #define PWR_CSR_SBF PWR_CSR_SBF_Msk
- #define PWR_CSR_PVDO_Pos (2U)
- #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos)
- #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk
- #define PWR_CSR_BRR_Pos (3U)
- #define PWR_CSR_BRR_Msk (0x1UL << PWR_CSR_BRR_Pos)
- #define PWR_CSR_BRR PWR_CSR_BRR_Msk
- #define PWR_CSR_EWUP3_Pos (6U)
- #define PWR_CSR_EWUP3_Msk (0x1UL << PWR_CSR_EWUP1_Pos)
- #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk
- #define PWR_CSR_EWUP2_Pos (7U)
- #define PWR_CSR_EWUP2_Msk (0x1UL << PWR_CSR_EWUP2_Pos)
- #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk
- #define PWR_CSR_EWUP1_Pos (8U)
- #define PWR_CSR_EWUP1_Msk (0x1UL << PWR_CSR_EWUP1_Pos)
- #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk
- #define PWR_CSR_BRE_Pos (9U)
- #define PWR_CSR_BRE_Msk (0x1UL << PWR_CSR_BRE_Pos)
- #define PWR_CSR_BRE PWR_CSR_BRE_Msk
- #define PWR_CSR_VOSRDY_Pos (14U)
- #define PWR_CSR_VOSRDY_Msk (0x1UL << PWR_CSR_VOSRDY_Pos)
- #define PWR_CSR_VOSRDY PWR_CSR_VOSRDY_Msk
- #define PWR_CSR_REGRDY PWR_CSR_VOSRDY
- #define RCC_CR_HSION_Pos (0U)
- #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos)
- #define RCC_CR_HSION RCC_CR_HSION_Msk
- #define RCC_CR_HSIRDY_Pos (1U)
- #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos)
- #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk
- #define RCC_CR_HSITRIM_Pos (3U)
- #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos)
- #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk
- #define RCC_CR_HSITRIM_0 (0x01UL << RCC_CR_HSITRIM_Pos)
- #define RCC_CR_HSITRIM_1 (0x02UL << RCC_CR_HSITRIM_Pos)
- #define RCC_CR_HSITRIM_2 (0x04UL << RCC_CR_HSITRIM_Pos)
- #define RCC_CR_HSITRIM_3 (0x08UL << RCC_CR_HSITRIM_Pos)
- #define RCC_CR_HSITRIM_4 (0x10UL << RCC_CR_HSITRIM_Pos)
- #define RCC_CR_HSICAL_Pos (8U)
- #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk
- #define RCC_CR_HSICAL_0 (0x01UL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSICAL_1 (0x02UL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSICAL_2 (0x04UL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSICAL_3 (0x08UL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSICAL_4 (0x10UL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSICAL_5 (0x20UL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSICAL_6 (0x40UL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSICAL_7 (0x80UL << RCC_CR_HSICAL_Pos)
- #define RCC_CR_HSEON_Pos (16U)
- #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos)
- #define RCC_CR_HSEON RCC_CR_HSEON_Msk
- #define RCC_CR_HSERDY_Pos (17U)
- #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos)
- #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk
- #define RCC_CR_HSEBYP_Pos (18U)
- #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos)
- #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk
- #define RCC_CR_CSSON_Pos (19U)
- #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos)
- #define RCC_CR_CSSON RCC_CR_CSSON_Msk
- #define RCC_CR_PLLON_Pos (24U)
- #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos)
- #define RCC_CR_PLLON RCC_CR_PLLON_Msk
- #define RCC_CR_PLLRDY_Pos (25U)
- #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos)
- #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk
- #define RCC_PLLCFGR_PLLM_Pos (0U)
- #define RCC_PLLCFGR_PLLM_Msk (0x3FUL << RCC_PLLCFGR_PLLM_Pos)
- #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
- #define RCC_PLLCFGR_PLLM_0 (0x01UL << RCC_PLLCFGR_PLLM_Pos)
- #define RCC_PLLCFGR_PLLM_1 (0x02UL << RCC_PLLCFGR_PLLM_Pos)
- #define RCC_PLLCFGR_PLLM_2 (0x04UL << RCC_PLLCFGR_PLLM_Pos)
- #define RCC_PLLCFGR_PLLM_3 (0x08UL << RCC_PLLCFGR_PLLM_Pos)
- #define RCC_PLLCFGR_PLLM_4 (0x10UL << RCC_PLLCFGR_PLLM_Pos)
- #define RCC_PLLCFGR_PLLM_5 (0x20UL << RCC_PLLCFGR_PLLM_Pos)
- #define RCC_PLLCFGR_PLLN_Pos (6U)
- #define RCC_PLLCFGR_PLLN_Msk (0x1FFUL << RCC_PLLCFGR_PLLN_Pos)
- #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
- #define RCC_PLLCFGR_PLLN_0 (0x001UL << RCC_PLLCFGR_PLLN_Pos)
- #define RCC_PLLCFGR_PLLN_1 (0x002UL << RCC_PLLCFGR_PLLN_Pos)
- #define RCC_PLLCFGR_PLLN_2 (0x004UL << RCC_PLLCFGR_PLLN_Pos)
- #define RCC_PLLCFGR_PLLN_3 (0x008UL << RCC_PLLCFGR_PLLN_Pos)
- #define RCC_PLLCFGR_PLLN_4 (0x010UL << RCC_PLLCFGR_PLLN_Pos)
- #define RCC_PLLCFGR_PLLN_5 (0x020UL << RCC_PLLCFGR_PLLN_Pos)
- #define RCC_PLLCFGR_PLLN_6 (0x040UL << RCC_PLLCFGR_PLLN_Pos)
- #define RCC_PLLCFGR_PLLN_7 (0x080UL << RCC_PLLCFGR_PLLN_Pos)
- #define RCC_PLLCFGR_PLLN_8 (0x100UL << RCC_PLLCFGR_PLLN_Pos)
- #define RCC_PLLCFGR_PLLP_Pos (16U)
- #define RCC_PLLCFGR_PLLP_Msk (0x3UL << RCC_PLLCFGR_PLLP_Pos)
- #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
- #define RCC_PLLCFGR_PLLP_0 (0x1UL << RCC_PLLCFGR_PLLP_Pos)
- #define RCC_PLLCFGR_PLLP_1 (0x2UL << RCC_PLLCFGR_PLLP_Pos)
- #define RCC_PLLCFGR_PLLSRC_Pos (22U)
- #define RCC_PLLCFGR_PLLSRC_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_Pos)
- #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
- #define RCC_PLLCFGR_PLLSRC_HSE_Pos (22U)
- #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSE_Pos)
- #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk
- #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
- #define RCC_PLLCFGR_PLLQ_Pos (24U)
- #define RCC_PLLCFGR_PLLQ_Msk (0xFUL << RCC_PLLCFGR_PLLQ_Pos)
- #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
- #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos)
- #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos)
- #define RCC_PLLCFGR_PLLQ_2 (0x4UL << RCC_PLLCFGR_PLLQ_Pos)
- #define RCC_PLLCFGR_PLLQ_3 (0x8UL << RCC_PLLCFGR_PLLQ_Pos)
- #define RCC_PLLR_I2S_CLKSOURCE_SUPPORT
- #define RCC_PLLCFGR_PLLR_Pos (28U)
- #define RCC_PLLCFGR_PLLR_Msk (0x7UL << RCC_PLLCFGR_PLLR_Pos)
- #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk
- #define RCC_PLLCFGR_PLLR_0 (0x1UL << RCC_PLLCFGR_PLLR_Pos)
- #define RCC_PLLCFGR_PLLR_1 (0x2UL << RCC_PLLCFGR_PLLR_Pos)
- #define RCC_PLLCFGR_PLLR_2 (0x4UL << RCC_PLLCFGR_PLLR_Pos)
- #define RCC_CFGR_SW_Pos (0U)
- #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW RCC_CFGR_SW_Msk
- #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW_HSI 0x00000000U
- #define RCC_CFGR_SW_HSE 0x00000001U
- #define RCC_CFGR_SW_PLL 0x00000002U
- #define RCC_CFGR_SWS_Pos (2U)
- #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk
- #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS_HSI 0x00000000U
- #define RCC_CFGR_SWS_HSE 0x00000004U
- #define RCC_CFGR_SWS_PLL 0x00000008U
- #define RCC_CFGR_HPRE_Pos (4U)
- #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk
- #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_DIV1 0x00000000U
- #define RCC_CFGR_HPRE_DIV2 0x00000080U
- #define RCC_CFGR_HPRE_DIV4 0x00000090U
- #define RCC_CFGR_HPRE_DIV8 0x000000A0U
- #define RCC_CFGR_HPRE_DIV16 0x000000B0U
- #define RCC_CFGR_HPRE_DIV64 0x000000C0U
- #define RCC_CFGR_HPRE_DIV128 0x000000D0U
- #define RCC_CFGR_HPRE_DIV256 0x000000E0U
- #define RCC_CFGR_HPRE_DIV512 0x000000F0U
- #define RCC_CFGR_MCO1EN_Pos (8U)
- #define RCC_CFGR_MCO1EN_Msk (0x1UL << RCC_CFGR_MCO1EN_Pos)
- #define RCC_CFGR_MCO1EN RCC_CFGR_MCO1EN_Msk
- #define RCC_CFGR_PPRE1_Pos (10U)
- #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk
- #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_DIV1 0x00000000U
- #define RCC_CFGR_PPRE1_DIV2 0x00001000U
- #define RCC_CFGR_PPRE1_DIV4 0x00001400U
- #define RCC_CFGR_PPRE1_DIV8 0x00001800U
- #define RCC_CFGR_PPRE1_DIV16 0x00001C00U
- #define RCC_CFGR_PPRE2_Pos (13U)
- #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk
- #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_DIV1 0x00000000U
- #define RCC_CFGR_PPRE2_DIV2 0x00008000U
- #define RCC_CFGR_PPRE2_DIV4 0x0000A000U
- #define RCC_CFGR_PPRE2_DIV8 0x0000C000U
- #define RCC_CFGR_PPRE2_DIV16 0x0000E000U
- #define RCC_CFGR_RTCPRE_Pos (16U)
- #define RCC_CFGR_RTCPRE_Msk (0x1FUL << RCC_CFGR_RTCPRE_Pos)
- #define RCC_CFGR_RTCPRE RCC_CFGR_RTCPRE_Msk
- #define RCC_CFGR_RTCPRE_0 (0x01UL << RCC_CFGR_RTCPRE_Pos)
- #define RCC_CFGR_RTCPRE_1 (0x02UL << RCC_CFGR_RTCPRE_Pos)
- #define RCC_CFGR_RTCPRE_2 (0x04UL << RCC_CFGR_RTCPRE_Pos)
- #define RCC_CFGR_RTCPRE_3 (0x08UL << RCC_CFGR_RTCPRE_Pos)
- #define RCC_CFGR_RTCPRE_4 (0x10UL << RCC_CFGR_RTCPRE_Pos)
- #define RCC_CFGR_MCO1_Pos (21U)
- #define RCC_CFGR_MCO1_Msk (0x3UL << RCC_CFGR_MCO1_Pos)
- #define RCC_CFGR_MCO1 RCC_CFGR_MCO1_Msk
- #define RCC_CFGR_MCO1_0 (0x1UL << RCC_CFGR_MCO1_Pos)
- #define RCC_CFGR_MCO1_1 (0x2UL << RCC_CFGR_MCO1_Pos)
- #define RCC_CFGR_MCO1PRE_Pos (24U)
- #define RCC_CFGR_MCO1PRE_Msk (0x7UL << RCC_CFGR_MCO1PRE_Pos)
- #define RCC_CFGR_MCO1PRE RCC_CFGR_MCO1PRE_Msk
- #define RCC_CFGR_MCO1PRE_0 (0x1UL << RCC_CFGR_MCO1PRE_Pos)
- #define RCC_CFGR_MCO1PRE_1 (0x2UL << RCC_CFGR_MCO1PRE_Pos)
- #define RCC_CFGR_MCO1PRE_2 (0x4UL << RCC_CFGR_MCO1PRE_Pos)
- #define RCC_CFGR_MCO2PRE_Pos (27U)
- #define RCC_CFGR_MCO2PRE_Msk (0x7UL << RCC_CFGR_MCO2PRE_Pos)
- #define RCC_CFGR_MCO2PRE RCC_CFGR_MCO2PRE_Msk
- #define RCC_CFGR_MCO2PRE_0 (0x1UL << RCC_CFGR_MCO2PRE_Pos)
- #define RCC_CFGR_MCO2PRE_1 (0x2UL << RCC_CFGR_MCO2PRE_Pos)
- #define RCC_CFGR_MCO2PRE_2 (0x4UL << RCC_CFGR_MCO2PRE_Pos)
- #define RCC_CFGR_MCO2_Pos (30U)
- #define RCC_CFGR_MCO2_Msk (0x3UL << RCC_CFGR_MCO2_Pos)
- #define RCC_CFGR_MCO2 RCC_CFGR_MCO2_Msk
- #define RCC_CFGR_MCO2_0 (0x1UL << RCC_CFGR_MCO2_Pos)
- #define RCC_CFGR_MCO2_1 (0x2UL << RCC_CFGR_MCO2_Pos)
- #define RCC_CIR_LSIRDYF_Pos (0U)
- #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos)
- #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk
- #define RCC_CIR_LSERDYF_Pos (1U)
- #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos)
- #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk
- #define RCC_CIR_HSIRDYF_Pos (2U)
- #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos)
- #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk
- #define RCC_CIR_HSERDYF_Pos (3U)
- #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos)
- #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk
- #define RCC_CIR_PLLRDYF_Pos (4U)
- #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos)
- #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk
- #define RCC_CIR_CSSF_Pos (7U)
- #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos)
- #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk
- #define RCC_CIR_LSIRDYIE_Pos (8U)
- #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos)
- #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk
- #define RCC_CIR_LSERDYIE_Pos (9U)
- #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos)
- #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk
- #define RCC_CIR_HSIRDYIE_Pos (10U)
- #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos)
- #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk
- #define RCC_CIR_HSERDYIE_Pos (11U)
- #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos)
- #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk
- #define RCC_CIR_PLLRDYIE_Pos (12U)
- #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos)
- #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk
- #define RCC_CIR_LSIRDYC_Pos (16U)
- #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos)
- #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk
- #define RCC_CIR_LSERDYC_Pos (17U)
- #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos)
- #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk
- #define RCC_CIR_HSIRDYC_Pos (18U)
- #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos)
- #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk
- #define RCC_CIR_HSERDYC_Pos (19U)
- #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos)
- #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk
- #define RCC_CIR_PLLRDYC_Pos (20U)
- #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos)
- #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk
- #define RCC_CIR_CSSC_Pos (23U)
- #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos)
- #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk
- #define RCC_AHB1RSTR_GPIOARST_Pos (0U)
- #define RCC_AHB1RSTR_GPIOARST_Msk (0x1UL << RCC_AHB1RSTR_GPIOARST_Pos)
- #define RCC_AHB1RSTR_GPIOARST RCC_AHB1RSTR_GPIOARST_Msk
- #define RCC_AHB1RSTR_GPIOBRST_Pos (1U)
- #define RCC_AHB1RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOBRST_Pos)
- #define RCC_AHB1RSTR_GPIOBRST RCC_AHB1RSTR_GPIOBRST_Msk
- #define RCC_AHB1RSTR_GPIOCRST_Pos (2U)
- #define RCC_AHB1RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOCRST_Pos)
- #define RCC_AHB1RSTR_GPIOCRST RCC_AHB1RSTR_GPIOCRST_Msk
- #define RCC_AHB1RSTR_GPIOHRST_Pos (7U)
- #define RCC_AHB1RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOHRST_Pos)
- #define RCC_AHB1RSTR_GPIOHRST RCC_AHB1RSTR_GPIOHRST_Msk
- #define RCC_AHB1RSTR_CRCRST_Pos (12U)
- #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos)
- #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
- #define RCC_AHB1RSTR_DMA1RST_Pos (21U)
- #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos)
- #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
- #define RCC_AHB1RSTR_DMA2RST_Pos (22U)
- #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos)
- #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
- #define RCC_AHB1RSTR_RNGRST_Pos (31U)
- #define RCC_AHB1RSTR_RNGRST_Msk (0x1UL << RCC_AHB1RSTR_RNGRST_Pos)
- #define RCC_AHB1RSTR_RNGRST RCC_AHB1RSTR_RNGRST_Msk
- #define RCC_APB1RSTR_TIM5RST_Pos (3U)
- #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos)
- #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk
- #define RCC_APB1RSTR_TIM6RST_Pos (4U)
- #define RCC_APB1RSTR_TIM6RST_Msk (0x1UL << RCC_APB1RSTR_TIM6RST_Pos)
- #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk
- #define RCC_APB1RSTR_LPTIM1RST_Pos (9U)
- #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1UL << RCC_APB1RSTR_LPTIM1RST_Pos)
- #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk
- #define RCC_APB1RSTR_WWDGRST_Pos (11U)
- #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos)
- #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk
- #define RCC_APB1RSTR_SPI2RST_Pos (14U)
- #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos)
- #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk
- #define RCC_APB1RSTR_USART2RST_Pos (17U)
- #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos)
- #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk
- #define RCC_APB1RSTR_I2C1RST_Pos (21U)
- #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos)
- #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk
- #define RCC_APB1RSTR_I2C2RST_Pos (22U)
- #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos)
- #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk
- #define RCC_APB1RSTR_FMPI2C1RST_Pos (24U)
- #define RCC_APB1RSTR_FMPI2C1RST_Msk (0x1UL << RCC_APB1RSTR_FMPI2C1RST_Pos)
- #define RCC_APB1RSTR_FMPI2C1RST RCC_APB1RSTR_FMPI2C1RST_Msk
- #define RCC_APB1RSTR_PWRRST_Pos (28U)
- #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos)
- #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk
- #define RCC_APB1RSTR_DACRST_Pos (29U)
- #define RCC_APB1RSTR_DACRST_Msk (0x1UL << RCC_APB1RSTR_DACRST_Pos)
- #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk
- #define RCC_APB2RSTR_TIM1RST_Pos (0U)
- #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos)
- #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
- #define RCC_APB2RSTR_USART1RST_Pos (4U)
- #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos)
- #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
- #define RCC_APB2RSTR_USART6RST_Pos (5U)
- #define RCC_APB2RSTR_USART6RST_Msk (0x1UL << RCC_APB2RSTR_USART6RST_Pos)
- #define RCC_APB2RSTR_USART6RST RCC_APB2RSTR_USART6RST_Msk
- #define RCC_APB2RSTR_ADCRST_Pos (8U)
- #define RCC_APB2RSTR_ADCRST_Msk (0x1UL << RCC_APB2RSTR_ADCRST_Pos)
- #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk
- #define RCC_APB2RSTR_SPI1RST_Pos (12U)
- #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)
- #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
- #define RCC_APB2RSTR_SYSCFGRST_Pos (14U)
- #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos)
- #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk
- #define RCC_APB2RSTR_TIM9RST_Pos (16U)
- #define RCC_APB2RSTR_TIM9RST_Msk (0x1UL << RCC_APB2RSTR_TIM9RST_Pos)
- #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk
- #define RCC_APB2RSTR_TIM11RST_Pos (18U)
- #define RCC_APB2RSTR_TIM11RST_Msk (0x1UL << RCC_APB2RSTR_TIM11RST_Pos)
- #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk
- #define RCC_APB2RSTR_SPI5RST_Pos (20U)
- #define RCC_APB2RSTR_SPI5RST_Msk (0x1UL << RCC_APB2RSTR_SPI5RST_Pos)
- #define RCC_APB2RSTR_SPI5RST RCC_APB2RSTR_SPI5RST_Msk
- #define RCC_AHB1ENR_GPIOAEN_Pos (0U)
- #define RCC_AHB1ENR_GPIOAEN_Msk (0x1UL << RCC_AHB1ENR_GPIOAEN_Pos)
- #define RCC_AHB1ENR_GPIOAEN RCC_AHB1ENR_GPIOAEN_Msk
- #define RCC_AHB1ENR_GPIOBEN_Pos (1U)
- #define RCC_AHB1ENR_GPIOBEN_Msk (0x1UL << RCC_AHB1ENR_GPIOBEN_Pos)
- #define RCC_AHB1ENR_GPIOBEN RCC_AHB1ENR_GPIOBEN_Msk
- #define RCC_AHB1ENR_GPIOCEN_Pos (2U)
- #define RCC_AHB1ENR_GPIOCEN_Msk (0x1UL << RCC_AHB1ENR_GPIOCEN_Pos)
- #define RCC_AHB1ENR_GPIOCEN RCC_AHB1ENR_GPIOCEN_Msk
- #define RCC_AHB1ENR_GPIOHEN_Pos (7U)
- #define RCC_AHB1ENR_GPIOHEN_Msk (0x1UL << RCC_AHB1ENR_GPIOHEN_Pos)
- #define RCC_AHB1ENR_GPIOHEN RCC_AHB1ENR_GPIOHEN_Msk
- #define RCC_AHB1ENR_CRCEN_Pos (12U)
- #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos)
- #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
- #define RCC_AHB1ENR_DMA1EN_Pos (21U)
- #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos)
- #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
- #define RCC_AHB1ENR_DMA2EN_Pos (22U)
- #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos)
- #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
- #define RCC_AHB1ENR_RNGEN_Pos (31U)
- #define RCC_AHB1ENR_RNGEN_Msk (0x1UL << RCC_AHB1ENR_RNGEN_Pos)
- #define RCC_AHB1ENR_RNGEN RCC_AHB1ENR_RNGEN_Msk
- #define RCC_APB1ENR_TIM5EN_Pos (3U)
- #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos)
- #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk
- #define RCC_APB1ENR_TIM6EN_Pos (4U)
- #define RCC_APB1ENR_TIM6EN_Msk (0x1UL << RCC_APB1ENR_TIM6EN_Pos)
- #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk
- #define RCC_APB1ENR_LPTIM1EN_Pos (9U)
- #define RCC_APB1ENR_LPTIM1EN_Msk (0x1UL << RCC_APB1ENR_LPTIM1EN_Pos)
- #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk
- #define RCC_APB1ENR_RTCAPBEN_Pos (10U)
- #define RCC_APB1ENR_RTCAPBEN_Msk (0x1UL << RCC_APB1ENR_RTCAPBEN_Pos)
- #define RCC_APB1ENR_RTCAPBEN RCC_APB1ENR_RTCAPBEN_Msk
- #define RCC_APB1ENR_WWDGEN_Pos (11U)
- #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos)
- #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk
- #define RCC_APB1ENR_SPI2EN_Pos (14U)
- #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos)
- #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk
- #define RCC_APB1ENR_USART2EN_Pos (17U)
- #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos)
- #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk
- #define RCC_APB1ENR_I2C1EN_Pos (21U)
- #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos)
- #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk
- #define RCC_APB1ENR_I2C2EN_Pos (22U)
- #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos)
- #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk
- #define RCC_APB1ENR_FMPI2C1EN_Pos (24U)
- #define RCC_APB1ENR_FMPI2C1EN_Msk (0x1UL << RCC_APB1ENR_FMPI2C1EN_Pos)
- #define RCC_APB1ENR_FMPI2C1EN RCC_APB1ENR_FMPI2C1EN_Msk
- #define RCC_APB1ENR_PWREN_Pos (28U)
- #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos)
- #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk
- #define RCC_APB1ENR_DACEN_Pos (29U)
- #define RCC_APB1ENR_DACEN_Msk (0x1UL << RCC_APB1ENR_DACEN_Pos)
- #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk
- #define RCC_APB2ENR_TIM1EN_Pos (0U)
- #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos)
- #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
- #define RCC_APB2ENR_USART1EN_Pos (4U)
- #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos)
- #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
- #define RCC_APB2ENR_USART6EN_Pos (5U)
- #define RCC_APB2ENR_USART6EN_Msk (0x1UL << RCC_APB2ENR_USART6EN_Pos)
- #define RCC_APB2ENR_USART6EN RCC_APB2ENR_USART6EN_Msk
- #define RCC_APB2ENR_ADC1EN_Pos (8U)
- #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos)
- #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk
- #define RCC_APB2ENR_SPI1EN_Pos (12U)
- #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos)
- #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
- #define RCC_APB2ENR_SYSCFGEN_Pos (14U)
- #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos)
- #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk
- #define RCC_APB2ENR_EXTITEN_Pos (15U)
- #define RCC_APB2ENR_EXTITEN_Msk (0x1UL << RCC_APB2ENR_EXTITEN_Pos)
- #define RCC_APB2ENR_EXTITEN RCC_APB2ENR_EXTITEN_Msk
- #define RCC_APB2ENR_TIM9EN_Pos (16U)
- #define RCC_APB2ENR_TIM9EN_Msk (0x1UL << RCC_APB2ENR_TIM9EN_Pos)
- #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk
- #define RCC_APB2ENR_TIM11EN_Pos (18U)
- #define RCC_APB2ENR_TIM11EN_Msk (0x1UL << RCC_APB2ENR_TIM11EN_Pos)
- #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk
- #define RCC_APB2ENR_SPI5EN_Pos (20U)
- #define RCC_APB2ENR_SPI5EN_Msk (0x1UL << RCC_APB2ENR_SPI5EN_Pos)
- #define RCC_APB2ENR_SPI5EN RCC_APB2ENR_SPI5EN_Msk
- #define RCC_AHB1LPENR_GPIOALPEN_Pos (0U)
- #define RCC_AHB1LPENR_GPIOALPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOALPEN_Pos)
- #define RCC_AHB1LPENR_GPIOALPEN RCC_AHB1LPENR_GPIOALPEN_Msk
- #define RCC_AHB1LPENR_GPIOBLPEN_Pos (1U)
- #define RCC_AHB1LPENR_GPIOBLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOBLPEN_Pos)
- #define RCC_AHB1LPENR_GPIOBLPEN RCC_AHB1LPENR_GPIOBLPEN_Msk
- #define RCC_AHB1LPENR_GPIOCLPEN_Pos (2U)
- #define RCC_AHB1LPENR_GPIOCLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOCLPEN_Pos)
- #define RCC_AHB1LPENR_GPIOCLPEN RCC_AHB1LPENR_GPIOCLPEN_Msk
- #define RCC_AHB1LPENR_GPIOHLPEN_Pos (7U)
- #define RCC_AHB1LPENR_GPIOHLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOHLPEN_Pos)
- #define RCC_AHB1LPENR_GPIOHLPEN RCC_AHB1LPENR_GPIOHLPEN_Msk
- #define RCC_AHB1LPENR_CRCLPEN_Pos (12U)
- #define RCC_AHB1LPENR_CRCLPEN_Msk (0x1UL << RCC_AHB1LPENR_CRCLPEN_Pos)
- #define RCC_AHB1LPENR_CRCLPEN RCC_AHB1LPENR_CRCLPEN_Msk
- #define RCC_AHB1LPENR_FLITFLPEN_Pos (15U)
- #define RCC_AHB1LPENR_FLITFLPEN_Msk (0x1UL << RCC_AHB1LPENR_FLITFLPEN_Pos)
- #define RCC_AHB1LPENR_FLITFLPEN RCC_AHB1LPENR_FLITFLPEN_Msk
- #define RCC_AHB1LPENR_SRAM1LPEN_Pos (16U)
- #define RCC_AHB1LPENR_SRAM1LPEN_Msk (0x1UL << RCC_AHB1LPENR_SRAM1LPEN_Pos)
- #define RCC_AHB1LPENR_SRAM1LPEN RCC_AHB1LPENR_SRAM1LPEN_Msk
- #define RCC_AHB1LPENR_DMA1LPEN_Pos (21U)
- #define RCC_AHB1LPENR_DMA1LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA1LPEN_Pos)
- #define RCC_AHB1LPENR_DMA1LPEN RCC_AHB1LPENR_DMA1LPEN_Msk
- #define RCC_AHB1LPENR_DMA2LPEN_Pos (22U)
- #define RCC_AHB1LPENR_DMA2LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA2LPEN_Pos)
- #define RCC_AHB1LPENR_DMA2LPEN RCC_AHB1LPENR_DMA2LPEN_Msk
- #define RCC_AHB1LPENR_RNGLPEN_Pos (31U)
- #define RCC_AHB1LPENR_RNGLPEN_Msk (0x1UL << RCC_AHB1LPENR_RNGLPEN_Pos)
- #define RCC_AHB1LPENR_RNGLPEN RCC_AHB1LPENR_RNGLPEN_Msk
- #define RCC_APB1LPENR_TIM5LPEN_Pos (3U)
- #define RCC_APB1LPENR_TIM5LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM5LPEN_Pos)
- #define RCC_APB1LPENR_TIM5LPEN RCC_APB1LPENR_TIM5LPEN_Msk
- #define RCC_APB1LPENR_TIM6LPEN_Pos (4U)
- #define RCC_APB1LPENR_TIM6LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM6LPEN_Pos)
- #define RCC_APB1LPENR_TIM6LPEN RCC_APB1LPENR_TIM6LPEN_Msk
- #define RCC_APB1LPENR_LPTIM1LPEN_Pos (9U)
- #define RCC_APB1LPENR_LPTIM1LPEN_Msk (0x1UL << RCC_APB1LPENR_LPTIM1LPEN_Pos)
- #define RCC_APB1LPENR_LPTIM1LPEN RCC_APB1LPENR_LPTIM1LPEN_Msk
- #define RCC_APB1LPENR_RTCAPBLPEN_Pos (10U)
- #define RCC_APB1LPENR_RTCAPBLPEN_Msk (0x1UL << RCC_APB1LPENR_RTCAPBLPEN_Pos)
- #define RCC_APB1LPENR_RTCAPBLPEN RCC_APB1LPENR_RTCAPBLPEN_Msk
- #define RCC_APB1LPENR_WWDGLPEN_Pos (11U)
- #define RCC_APB1LPENR_WWDGLPEN_Msk (0x1UL << RCC_APB1LPENR_WWDGLPEN_Pos)
- #define RCC_APB1LPENR_WWDGLPEN RCC_APB1LPENR_WWDGLPEN_Msk
- #define RCC_APB1LPENR_SPI2LPEN_Pos (14U)
- #define RCC_APB1LPENR_SPI2LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI2LPEN_Pos)
- #define RCC_APB1LPENR_SPI2LPEN RCC_APB1LPENR_SPI2LPEN_Msk
- #define RCC_APB1LPENR_USART2LPEN_Pos (17U)
- #define RCC_APB1LPENR_USART2LPEN_Msk (0x1UL << RCC_APB1LPENR_USART2LPEN_Pos)
- #define RCC_APB1LPENR_USART2LPEN RCC_APB1LPENR_USART2LPEN_Msk
- #define RCC_APB1LPENR_I2C1LPEN_Pos (21U)
- #define RCC_APB1LPENR_I2C1LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C1LPEN_Pos)
- #define RCC_APB1LPENR_I2C1LPEN RCC_APB1LPENR_I2C1LPEN_Msk
- #define RCC_APB1LPENR_I2C2LPEN_Pos (22U)
- #define RCC_APB1LPENR_I2C2LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C2LPEN_Pos)
- #define RCC_APB1LPENR_I2C2LPEN RCC_APB1LPENR_I2C2LPEN_Msk
- #define RCC_APB1LPENR_FMPI2C1LPEN_Pos (24U)
- #define RCC_APB1LPENR_FMPI2C1LPEN_Msk (0x1UL << RCC_APB1LPENR_FMPI2C1LPEN_Pos)
- #define RCC_APB1LPENR_FMPI2C1LPEN RCC_APB1LPENR_FMPI2C1LPEN_Msk
- #define RCC_APB1LPENR_PWRLPEN_Pos (28U)
- #define RCC_APB1LPENR_PWRLPEN_Msk (0x1UL << RCC_APB1LPENR_PWRLPEN_Pos)
- #define RCC_APB1LPENR_PWRLPEN RCC_APB1LPENR_PWRLPEN_Msk
- #define RCC_APB1LPENR_DACLPEN_Pos (29U)
- #define RCC_APB1LPENR_DACLPEN_Msk (0x1UL << RCC_APB1LPENR_DACLPEN_Pos)
- #define RCC_APB1LPENR_DACLPEN RCC_APB1LPENR_DACLPEN_Msk
- #define RCC_APB2LPENR_TIM1LPEN_Pos (0U)
- #define RCC_APB2LPENR_TIM1LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM1LPEN_Pos)
- #define RCC_APB2LPENR_TIM1LPEN RCC_APB2LPENR_TIM1LPEN_Msk
- #define RCC_APB2LPENR_USART1LPEN_Pos (4U)
- #define RCC_APB2LPENR_USART1LPEN_Msk (0x1UL << RCC_APB2LPENR_USART1LPEN_Pos)
- #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk
- #define RCC_APB2LPENR_USART6LPEN_Pos (5U)
- #define RCC_APB2LPENR_USART6LPEN_Msk (0x1UL << RCC_APB2LPENR_USART6LPEN_Pos)
- #define RCC_APB2LPENR_USART6LPEN RCC_APB2LPENR_USART6LPEN_Msk
- #define RCC_APB2LPENR_ADC1LPEN_Pos (8U)
- #define RCC_APB2LPENR_ADC1LPEN_Msk (0x1UL << RCC_APB2LPENR_ADC1LPEN_Pos)
- #define RCC_APB2LPENR_ADC1LPEN RCC_APB2LPENR_ADC1LPEN_Msk
- #define RCC_APB2LPENR_SPI1LPEN_Pos (12U)
- #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI1LPEN_Pos)
- #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk
- #define RCC_APB2LPENR_SYSCFGLPEN_Pos (14U)
- #define RCC_APB2LPENR_SYSCFGLPEN_Msk (0x1UL << RCC_APB2LPENR_SYSCFGLPEN_Pos)
- #define RCC_APB2LPENR_SYSCFGLPEN RCC_APB2LPENR_SYSCFGLPEN_Msk
- #define RCC_APB2LPENR_EXTITLPEN_Pos (15U)
- #define RCC_APB2LPENR_EXTITLPEN_Msk (0x1UL << RCC_APB2LPENR_EXTITLPEN_Pos)
- #define RCC_APB2LPENR_EXTITLPEN RCC_APB2LPENR_EXTITLPEN_Msk
- #define RCC_APB2LPENR_TIM9LPEN_Pos (16U)
- #define RCC_APB2LPENR_TIM9LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM9LPEN_Pos)
- #define RCC_APB2LPENR_TIM9LPEN RCC_APB2LPENR_TIM9LPEN_Msk
- #define RCC_APB2LPENR_TIM11LPEN_Pos (18U)
- #define RCC_APB2LPENR_TIM11LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM11LPEN_Pos)
- #define RCC_APB2LPENR_TIM11LPEN RCC_APB2LPENR_TIM11LPEN_Msk
- #define RCC_APB2LPENR_SPI5LPEN_Pos (20U)
- #define RCC_APB2LPENR_SPI5LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI5LPEN_Pos)
- #define RCC_APB2LPENR_SPI5LPEN RCC_APB2LPENR_SPI5LPEN_Msk
- #define RCC_BDCR_LSEON_Pos (0U)
- #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos)
- #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
- #define RCC_BDCR_LSERDY_Pos (1U)
- #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos)
- #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
- #define RCC_BDCR_LSEBYP_Pos (2U)
- #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos)
- #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
- #define RCC_BDCR_LSEMOD_Pos (3U)
- #define RCC_BDCR_LSEMOD_Msk (0x1UL << RCC_BDCR_LSEMOD_Pos)
- #define RCC_BDCR_LSEMOD RCC_BDCR_LSEMOD_Msk
- #define RCC_BDCR_RTCSEL_Pos (8U)
- #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos)
- #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
- #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos)
- #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos)
- #define RCC_BDCR_RTCEN_Pos (15U)
- #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos)
- #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
- #define RCC_BDCR_BDRST_Pos (16U)
- #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos)
- #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
- #define RCC_CSR_LSION_Pos (0U)
- #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos)
- #define RCC_CSR_LSION RCC_CSR_LSION_Msk
- #define RCC_CSR_LSIRDY_Pos (1U)
- #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos)
- #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
- #define RCC_CSR_RMVF_Pos (24U)
- #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos)
- #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
- #define RCC_CSR_BORRSTF_Pos (25U)
- #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos)
- #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk
- #define RCC_CSR_PINRSTF_Pos (26U)
- #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos)
- #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
- #define RCC_CSR_PORRSTF_Pos (27U)
- #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos)
- #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk
- #define RCC_CSR_SFTRSTF_Pos (28U)
- #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos)
- #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
- #define RCC_CSR_IWDGRSTF_Pos (29U)
- #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos)
- #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
- #define RCC_CSR_WWDGRSTF_Pos (30U)
- #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos)
- #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
- #define RCC_CSR_LPWRRSTF_Pos (31U)
- #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos)
- #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
- #define RCC_CSR_PADRSTF RCC_CSR_PINRSTF
- #define RCC_CSR_WDGRSTF RCC_CSR_IWDGRSTF
- #define RCC_SSCGR_MODPER_Pos (0U)
- #define RCC_SSCGR_MODPER_Msk (0x1FFFUL << RCC_SSCGR_MODPER_Pos)
- #define RCC_SSCGR_MODPER RCC_SSCGR_MODPER_Msk
- #define RCC_SSCGR_INCSTEP_Pos (13U)
- #define RCC_SSCGR_INCSTEP_Msk (0x7FFFUL << RCC_SSCGR_INCSTEP_Pos)
- #define RCC_SSCGR_INCSTEP RCC_SSCGR_INCSTEP_Msk
- #define RCC_SSCGR_SPREADSEL_Pos (30U)
- #define RCC_SSCGR_SPREADSEL_Msk (0x1UL << RCC_SSCGR_SPREADSEL_Pos)
- #define RCC_SSCGR_SPREADSEL RCC_SSCGR_SPREADSEL_Msk
- #define RCC_SSCGR_SSCGEN_Pos (31U)
- #define RCC_SSCGR_SSCGEN_Msk (0x1UL << RCC_SSCGR_SSCGEN_Pos)
- #define RCC_SSCGR_SSCGEN RCC_SSCGR_SSCGEN_Msk
- #define RCC_DCKCFGR_TIMPRE_Pos (24U)
- #define RCC_DCKCFGR_TIMPRE_Msk (0x1UL << RCC_DCKCFGR_TIMPRE_Pos)
- #define RCC_DCKCFGR_TIMPRE RCC_DCKCFGR_TIMPRE_Msk
- #define RCC_DCKCFGR_I2SSRC_Pos (25U)
- #define RCC_DCKCFGR_I2SSRC_Msk (0x3UL << RCC_DCKCFGR_I2SSRC_Pos)
- #define RCC_DCKCFGR_I2SSRC RCC_DCKCFGR_I2SSRC_Msk
- #define RCC_DCKCFGR_I2SSRC_0 (0x1UL << RCC_DCKCFGR_I2SSRC_Pos)
- #define RCC_DCKCFGR_I2SSRC_1 (0x2UL << RCC_DCKCFGR_I2SSRC_Pos)
- #define RCC_DCKCFGR2_FMPI2C1SEL_Pos (22U)
- #define RCC_DCKCFGR2_FMPI2C1SEL_Msk (0x3UL << RCC_DCKCFGR2_FMPI2C1SEL_Pos)
- #define RCC_DCKCFGR2_FMPI2C1SEL RCC_DCKCFGR2_FMPI2C1SEL_Msk
- #define RCC_DCKCFGR2_FMPI2C1SEL_0 (0x1UL << RCC_DCKCFGR2_FMPI2C1SEL_Pos)
- #define RCC_DCKCFGR2_FMPI2C1SEL_1 (0x2UL << RCC_DCKCFGR2_FMPI2C1SEL_Pos)
- #define RCC_DCKCFGR2_LPTIM1SEL_Pos (30U)
- #define RCC_DCKCFGR2_LPTIM1SEL_Msk (0x3UL << RCC_DCKCFGR2_LPTIM1SEL_Pos)
- #define RCC_DCKCFGR2_LPTIM1SEL RCC_DCKCFGR2_LPTIM1SEL_Msk
- #define RCC_DCKCFGR2_LPTIM1SEL_0 (0x1UL << RCC_DCKCFGR2_LPTIM1SEL_Pos)
- #define RCC_DCKCFGR2_LPTIM1SEL_1 (0x2UL << RCC_DCKCFGR2_LPTIM1SEL_Pos)
- #define RNG_CR_RNGEN_Pos (2U)
- #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos)
- #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
- #define RNG_CR_IE_Pos (3U)
- #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos)
- #define RNG_CR_IE RNG_CR_IE_Msk
- #define RNG_SR_DRDY_Pos (0U)
- #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos)
- #define RNG_SR_DRDY RNG_SR_DRDY_Msk
- #define RNG_SR_CECS_Pos (1U)
- #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos)
- #define RNG_SR_CECS RNG_SR_CECS_Msk
- #define RNG_SR_SECS_Pos (2U)
- #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos)
- #define RNG_SR_SECS RNG_SR_SECS_Msk
- #define RNG_SR_CEIS_Pos (5U)
- #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos)
- #define RNG_SR_CEIS RNG_SR_CEIS_Msk
- #define RNG_SR_SEIS_Pos (6U)
- #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos)
- #define RNG_SR_SEIS RNG_SR_SEIS_Msk
- #define RTC_TAMPER2_SUPPORT
- #define RTC_TR_PM_Pos (22U)
- #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos)
- #define RTC_TR_PM RTC_TR_PM_Msk
- #define RTC_TR_HT_Pos (20U)
- #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos)
- #define RTC_TR_HT RTC_TR_HT_Msk
- #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos)
- #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos)
- #define RTC_TR_HU_Pos (16U)
- #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos)
- #define RTC_TR_HU RTC_TR_HU_Msk
- #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos)
- #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos)
- #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos)
- #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos)
- #define RTC_TR_MNT_Pos (12U)
- #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos)
- #define RTC_TR_MNT RTC_TR_MNT_Msk
- #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos)
- #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos)
- #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos)
- #define RTC_TR_MNU_Pos (8U)
- #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos)
- #define RTC_TR_MNU RTC_TR_MNU_Msk
- #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos)
- #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos)
- #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos)
- #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos)
- #define RTC_TR_ST_Pos (4U)
- #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos)
- #define RTC_TR_ST RTC_TR_ST_Msk
- #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos)
- #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos)
- #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos)
- #define RTC_TR_SU_Pos (0U)
- #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos)
- #define RTC_TR_SU RTC_TR_SU_Msk
- #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos)
- #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos)
- #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos)
- #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos)
- #define RTC_DR_YT_Pos (20U)
- #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos)
- #define RTC_DR_YT RTC_DR_YT_Msk
- #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos)
- #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos)
- #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos)
- #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos)
- #define RTC_DR_YU_Pos (16U)
- #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos)
- #define RTC_DR_YU RTC_DR_YU_Msk
- #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos)
- #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos)
- #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos)
- #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos)
- #define RTC_DR_WDU_Pos (13U)
- #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos)
- #define RTC_DR_WDU RTC_DR_WDU_Msk
- #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos)
- #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos)
- #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos)
- #define RTC_DR_MT_Pos (12U)
- #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos)
- #define RTC_DR_MT RTC_DR_MT_Msk
- #define RTC_DR_MU_Pos (8U)
- #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos)
- #define RTC_DR_MU RTC_DR_MU_Msk
- #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos)
- #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos)
- #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos)
- #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos)
- #define RTC_DR_DT_Pos (4U)
- #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos)
- #define RTC_DR_DT RTC_DR_DT_Msk
- #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos)
- #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos)
- #define RTC_DR_DU_Pos (0U)
- #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos)
- #define RTC_DR_DU RTC_DR_DU_Msk
- #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos)
- #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos)
- #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos)
- #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos)
- #define RTC_CR_COE_Pos (23U)
- #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos)
- #define RTC_CR_COE RTC_CR_COE_Msk
- #define RTC_CR_OSEL_Pos (21U)
- #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos)
- #define RTC_CR_OSEL RTC_CR_OSEL_Msk
- #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos)
- #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos)
- #define RTC_CR_POL_Pos (20U)
- #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos)
- #define RTC_CR_POL RTC_CR_POL_Msk
- #define RTC_CR_COSEL_Pos (19U)
- #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos)
- #define RTC_CR_COSEL RTC_CR_COSEL_Msk
- #define RTC_CR_BKP_Pos (18U)
- #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos)
- #define RTC_CR_BKP RTC_CR_BKP_Msk
- #define RTC_CR_SUB1H_Pos (17U)
- #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos)
- #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
- #define RTC_CR_ADD1H_Pos (16U)
- #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos)
- #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
- #define RTC_CR_TSIE_Pos (15U)
- #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos)
- #define RTC_CR_TSIE RTC_CR_TSIE_Msk
- #define RTC_CR_WUTIE_Pos (14U)
- #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos)
- #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
- #define RTC_CR_ALRBIE_Pos (13U)
- #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos)
- #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
- #define RTC_CR_ALRAIE_Pos (12U)
- #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos)
- #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
- #define RTC_CR_TSE_Pos (11U)
- #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos)
- #define RTC_CR_TSE RTC_CR_TSE_Msk
- #define RTC_CR_WUTE_Pos (10U)
- #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos)
- #define RTC_CR_WUTE RTC_CR_WUTE_Msk
- #define RTC_CR_ALRBE_Pos (9U)
- #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos)
- #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
- #define RTC_CR_ALRAE_Pos (8U)
- #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos)
- #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
- #define RTC_CR_DCE_Pos (7U)
- #define RTC_CR_DCE_Msk (0x1UL << RTC_CR_DCE_Pos)
- #define RTC_CR_DCE RTC_CR_DCE_Msk
- #define RTC_CR_FMT_Pos (6U)
- #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos)
- #define RTC_CR_FMT RTC_CR_FMT_Msk
- #define RTC_CR_BYPSHAD_Pos (5U)
- #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos)
- #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
- #define RTC_CR_REFCKON_Pos (4U)
- #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos)
- #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
- #define RTC_CR_TSEDGE_Pos (3U)
- #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos)
- #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
- #define RTC_CR_WUCKSEL_Pos (0U)
- #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos)
- #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
- #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos)
- #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos)
- #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos)
- #define RTC_CR_BCK RTC_CR_BKP
- #define RTC_ISR_RECALPF_Pos (16U)
- #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos)
- #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk
- #define RTC_ISR_TAMP1F_Pos (13U)
- #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos)
- #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
- #define RTC_ISR_TAMP2F_Pos (14U)
- #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos)
- #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk
- #define RTC_ISR_TSOVF_Pos (12U)
- #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos)
- #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
- #define RTC_ISR_TSF_Pos (11U)
- #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos)
- #define RTC_ISR_TSF RTC_ISR_TSF_Msk
- #define RTC_ISR_WUTF_Pos (10U)
- #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos)
- #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk
- #define RTC_ISR_ALRBF_Pos (9U)
- #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos)
- #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk
- #define RTC_ISR_ALRAF_Pos (8U)
- #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos)
- #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
- #define RTC_ISR_INIT_Pos (7U)
- #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos)
- #define RTC_ISR_INIT RTC_ISR_INIT_Msk
- #define RTC_ISR_INITF_Pos (6U)
- #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos)
- #define RTC_ISR_INITF RTC_ISR_INITF_Msk
- #define RTC_ISR_RSF_Pos (5U)
- #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos)
- #define RTC_ISR_RSF RTC_ISR_RSF_Msk
- #define RTC_ISR_INITS_Pos (4U)
- #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos)
- #define RTC_ISR_INITS RTC_ISR_INITS_Msk
- #define RTC_ISR_SHPF_Pos (3U)
- #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos)
- #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk
- #define RTC_ISR_WUTWF_Pos (2U)
- #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos)
- #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk
- #define RTC_ISR_ALRBWF_Pos (1U)
- #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos)
- #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk
- #define RTC_ISR_ALRAWF_Pos (0U)
- #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos)
- #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
- #define RTC_PRER_PREDIV_A_Pos (16U)
- #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos)
- #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
- #define RTC_PRER_PREDIV_S_Pos (0U)
- #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos)
- #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
- #define RTC_WUTR_WUT_Pos (0U)
- #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos)
- #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
- #define RTC_CALIBR_DCS_Pos (7U)
- #define RTC_CALIBR_DCS_Msk (0x1UL << RTC_CALIBR_DCS_Pos)
- #define RTC_CALIBR_DCS RTC_CALIBR_DCS_Msk
- #define RTC_CALIBR_DC_Pos (0U)
- #define RTC_CALIBR_DC_Msk (0x1FUL << RTC_CALIBR_DC_Pos)
- #define RTC_CALIBR_DC RTC_CALIBR_DC_Msk
- #define RTC_ALRMAR_MSK4_Pos (31U)
- #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos)
- #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
- #define RTC_ALRMAR_WDSEL_Pos (30U)
- #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos)
- #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
- #define RTC_ALRMAR_DT_Pos (28U)
- #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos)
- #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
- #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos)
- #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos)
- #define RTC_ALRMAR_DU_Pos (24U)
- #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos)
- #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
- #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos)
- #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos)
- #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos)
- #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos)
- #define RTC_ALRMAR_MSK3_Pos (23U)
- #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos)
- #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
- #define RTC_ALRMAR_PM_Pos (22U)
- #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos)
- #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
- #define RTC_ALRMAR_HT_Pos (20U)
- #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos)
- #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
- #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos)
- #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos)
- #define RTC_ALRMAR_HU_Pos (16U)
- #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos)
- #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
- #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos)
- #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos)
- #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos)
- #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos)
- #define RTC_ALRMAR_MSK2_Pos (15U)
- #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos)
- #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
- #define RTC_ALRMAR_MNT_Pos (12U)
- #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos)
- #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
- #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos)
- #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos)
- #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos)
- #define RTC_ALRMAR_MNU_Pos (8U)
- #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos)
- #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
- #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos)
- #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos)
- #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos)
- #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos)
- #define RTC_ALRMAR_MSK1_Pos (7U)
- #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos)
- #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
- #define RTC_ALRMAR_ST_Pos (4U)
- #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos)
- #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
- #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos)
- #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos)
- #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos)
- #define RTC_ALRMAR_SU_Pos (0U)
- #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos)
- #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
- #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos)
- #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos)
- #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos)
- #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos)
- #define RTC_ALRMBR_MSK4_Pos (31U)
- #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos)
- #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
- #define RTC_ALRMBR_WDSEL_Pos (30U)
- #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos)
- #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
- #define RTC_ALRMBR_DT_Pos (28U)
- #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos)
- #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
- #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos)
- #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos)
- #define RTC_ALRMBR_DU_Pos (24U)
- #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos)
- #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
- #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos)
- #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos)
- #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos)
- #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos)
- #define RTC_ALRMBR_MSK3_Pos (23U)
- #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos)
- #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
- #define RTC_ALRMBR_PM_Pos (22U)
- #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos)
- #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
- #define RTC_ALRMBR_HT_Pos (20U)
- #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos)
- #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
- #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos)
- #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos)
- #define RTC_ALRMBR_HU_Pos (16U)
- #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos)
- #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
- #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos)
- #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos)
- #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos)
- #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos)
- #define RTC_ALRMBR_MSK2_Pos (15U)
- #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos)
- #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
- #define RTC_ALRMBR_MNT_Pos (12U)
- #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos)
- #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
- #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos)
- #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos)
- #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos)
- #define RTC_ALRMBR_MNU_Pos (8U)
- #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos)
- #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
- #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos)
- #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos)
- #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos)
- #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos)
- #define RTC_ALRMBR_MSK1_Pos (7U)
- #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos)
- #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
- #define RTC_ALRMBR_ST_Pos (4U)
- #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos)
- #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
- #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos)
- #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos)
- #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos)
- #define RTC_ALRMBR_SU_Pos (0U)
- #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos)
- #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
- #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos)
- #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos)
- #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos)
- #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos)
- #define RTC_WPR_KEY_Pos (0U)
- #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos)
- #define RTC_WPR_KEY RTC_WPR_KEY_Msk
- #define RTC_SSR_SS_Pos (0U)
- #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos)
- #define RTC_SSR_SS RTC_SSR_SS_Msk
- #define RTC_SHIFTR_SUBFS_Pos (0U)
- #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos)
- #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
- #define RTC_SHIFTR_ADD1S_Pos (31U)
- #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos)
- #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
- #define RTC_TSTR_PM_Pos (22U)
- #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos)
- #define RTC_TSTR_PM RTC_TSTR_PM_Msk
- #define RTC_TSTR_HT_Pos (20U)
- #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos)
- #define RTC_TSTR_HT RTC_TSTR_HT_Msk
- #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos)
- #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos)
- #define RTC_TSTR_HU_Pos (16U)
- #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos)
- #define RTC_TSTR_HU RTC_TSTR_HU_Msk
- #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos)
- #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos)
- #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos)
- #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos)
- #define RTC_TSTR_MNT_Pos (12U)
- #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos)
- #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
- #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos)
- #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos)
- #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos)
- #define RTC_TSTR_MNU_Pos (8U)
- #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos)
- #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
- #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos)
- #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos)
- #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos)
- #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos)
- #define RTC_TSTR_ST_Pos (4U)
- #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos)
- #define RTC_TSTR_ST RTC_TSTR_ST_Msk
- #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos)
- #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos)
- #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos)
- #define RTC_TSTR_SU_Pos (0U)
- #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos)
- #define RTC_TSTR_SU RTC_TSTR_SU_Msk
- #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos)
- #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos)
- #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos)
- #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos)
- #define RTC_TSDR_WDU_Pos (13U)
- #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos)
- #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
- #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos)
- #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos)
- #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos)
- #define RTC_TSDR_MT_Pos (12U)
- #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos)
- #define RTC_TSDR_MT RTC_TSDR_MT_Msk
- #define RTC_TSDR_MU_Pos (8U)
- #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos)
- #define RTC_TSDR_MU RTC_TSDR_MU_Msk
- #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos)
- #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos)
- #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos)
- #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos)
- #define RTC_TSDR_DT_Pos (4U)
- #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos)
- #define RTC_TSDR_DT RTC_TSDR_DT_Msk
- #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos)
- #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos)
- #define RTC_TSDR_DU_Pos (0U)
- #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos)
- #define RTC_TSDR_DU RTC_TSDR_DU_Msk
- #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos)
- #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos)
- #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos)
- #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos)
- #define RTC_TSSSR_SS_Pos (0U)
- #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos)
- #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
- #define RTC_CALR_CALP_Pos (15U)
- #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos)
- #define RTC_CALR_CALP RTC_CALR_CALP_Msk
- #define RTC_CALR_CALW8_Pos (14U)
- #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos)
- #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
- #define RTC_CALR_CALW16_Pos (13U)
- #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos)
- #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
- #define RTC_CALR_CALM_Pos (0U)
- #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM RTC_CALR_CALM_Msk
- #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos)
- #define RTC_TAFCR_ALARMOUTTYPE_Pos (18U)
- #define RTC_TAFCR_ALARMOUTTYPE_Msk (0x1UL << RTC_TAFCR_ALARMOUTTYPE_Pos)
- #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_ALARMOUTTYPE_Msk
- #define RTC_TAFCR_TSINSEL_Pos (17U)
- #define RTC_TAFCR_TSINSEL_Msk (0x1UL << RTC_TAFCR_TSINSEL_Pos)
- #define RTC_TAFCR_TSINSEL RTC_TAFCR_TSINSEL_Msk
- #define RTC_TAFCR_TAMP1INSEL_Pos (16U)
- #define RTC_TAFCR_TAMP1INSEL_Msk (0x1UL << RTC_TAFCR_TAMP1INSEL_Pos)
- #define RTC_TAFCR_TAMP1INSEL RTC_TAFCR_TAMP1INSEL_Msk
- #define RTC_TAFCR_TAMPPUDIS_Pos (15U)
- #define RTC_TAFCR_TAMPPUDIS_Msk (0x1UL << RTC_TAFCR_TAMPPUDIS_Pos)
- #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk
- #define RTC_TAFCR_TAMPPRCH_Pos (13U)
- #define RTC_TAFCR_TAMPPRCH_Msk (0x3UL << RTC_TAFCR_TAMPPRCH_Pos)
- #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk
- #define RTC_TAFCR_TAMPPRCH_0 (0x1UL << RTC_TAFCR_TAMPPRCH_Pos)
- #define RTC_TAFCR_TAMPPRCH_1 (0x2UL << RTC_TAFCR_TAMPPRCH_Pos)
- #define RTC_TAFCR_TAMPFLT_Pos (11U)
- #define RTC_TAFCR_TAMPFLT_Msk (0x3UL << RTC_TAFCR_TAMPFLT_Pos)
- #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk
- #define RTC_TAFCR_TAMPFLT_0 (0x1UL << RTC_TAFCR_TAMPFLT_Pos)
- #define RTC_TAFCR_TAMPFLT_1 (0x2UL << RTC_TAFCR_TAMPFLT_Pos)
- #define RTC_TAFCR_TAMPFREQ_Pos (8U)
- #define RTC_TAFCR_TAMPFREQ_Msk (0x7UL << RTC_TAFCR_TAMPFREQ_Pos)
- #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk
- #define RTC_TAFCR_TAMPFREQ_0 (0x1UL << RTC_TAFCR_TAMPFREQ_Pos)
- #define RTC_TAFCR_TAMPFREQ_1 (0x2UL << RTC_TAFCR_TAMPFREQ_Pos)
- #define RTC_TAFCR_TAMPFREQ_2 (0x4UL << RTC_TAFCR_TAMPFREQ_Pos)
- #define RTC_TAFCR_TAMPTS_Pos (7U)
- #define RTC_TAFCR_TAMPTS_Msk (0x1UL << RTC_TAFCR_TAMPTS_Pos)
- #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk
- #define RTC_TAFCR_TAMP2TRG_Pos (4U)
- #define RTC_TAFCR_TAMP2TRG_Msk (0x1UL << RTC_TAFCR_TAMP2TRG_Pos)
- #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk
- #define RTC_TAFCR_TAMP2E_Pos (3U)
- #define RTC_TAFCR_TAMP2E_Msk (0x1UL << RTC_TAFCR_TAMP2E_Pos)
- #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk
- #define RTC_TAFCR_TAMPIE_Pos (2U)
- #define RTC_TAFCR_TAMPIE_Msk (0x1UL << RTC_TAFCR_TAMPIE_Pos)
- #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk
- #define RTC_TAFCR_TAMP1TRG_Pos (1U)
- #define RTC_TAFCR_TAMP1TRG_Msk (0x1UL << RTC_TAFCR_TAMP1TRG_Pos)
- #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk
- #define RTC_TAFCR_TAMP1E_Pos (0U)
- #define RTC_TAFCR_TAMP1E_Msk (0x1UL << RTC_TAFCR_TAMP1E_Pos)
- #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk
- #define RTC_TAFCR_TAMPINSEL RTC_TAFCR_TAMP1INSEL
- #define RTC_ALRMASSR_MASKSS_Pos (24U)
- #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos)
- #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
- #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos)
- #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos)
- #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos)
- #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos)
- #define RTC_ALRMASSR_SS_Pos (0U)
- #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos)
- #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
- #define RTC_ALRMBSSR_MASKSS_Pos (24U)
- #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos)
- #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
- #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos)
- #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos)
- #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos)
- #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos)
- #define RTC_ALRMBSSR_SS_Pos (0U)
- #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos)
- #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
- #define RTC_BKP0R_Pos (0U)
- #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos)
- #define RTC_BKP0R RTC_BKP0R_Msk
- #define RTC_BKP1R_Pos (0U)
- #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos)
- #define RTC_BKP1R RTC_BKP1R_Msk
- #define RTC_BKP2R_Pos (0U)
- #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos)
- #define RTC_BKP2R RTC_BKP2R_Msk
- #define RTC_BKP3R_Pos (0U)
- #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos)
- #define RTC_BKP3R RTC_BKP3R_Msk
- #define RTC_BKP4R_Pos (0U)
- #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos)
- #define RTC_BKP4R RTC_BKP4R_Msk
- #define RTC_BKP5R_Pos (0U)
- #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos)
- #define RTC_BKP5R RTC_BKP5R_Msk
- #define RTC_BKP6R_Pos (0U)
- #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos)
- #define RTC_BKP6R RTC_BKP6R_Msk
- #define RTC_BKP7R_Pos (0U)
- #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos)
- #define RTC_BKP7R RTC_BKP7R_Msk
- #define RTC_BKP8R_Pos (0U)
- #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos)
- #define RTC_BKP8R RTC_BKP8R_Msk
- #define RTC_BKP9R_Pos (0U)
- #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos)
- #define RTC_BKP9R RTC_BKP9R_Msk
- #define RTC_BKP10R_Pos (0U)
- #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos)
- #define RTC_BKP10R RTC_BKP10R_Msk
- #define RTC_BKP11R_Pos (0U)
- #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos)
- #define RTC_BKP11R RTC_BKP11R_Msk
- #define RTC_BKP12R_Pos (0U)
- #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos)
- #define RTC_BKP12R RTC_BKP12R_Msk
- #define RTC_BKP13R_Pos (0U)
- #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos)
- #define RTC_BKP13R RTC_BKP13R_Msk
- #define RTC_BKP14R_Pos (0U)
- #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos)
- #define RTC_BKP14R RTC_BKP14R_Msk
- #define RTC_BKP15R_Pos (0U)
- #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos)
- #define RTC_BKP15R RTC_BKP15R_Msk
- #define RTC_BKP16R_Pos (0U)
- #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos)
- #define RTC_BKP16R RTC_BKP16R_Msk
- #define RTC_BKP17R_Pos (0U)
- #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos)
- #define RTC_BKP17R RTC_BKP17R_Msk
- #define RTC_BKP18R_Pos (0U)
- #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos)
- #define RTC_BKP18R RTC_BKP18R_Msk
- #define RTC_BKP19R_Pos (0U)
- #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos)
- #define RTC_BKP19R RTC_BKP19R_Msk
- #define RTC_BKP_NUMBER 0x000000014U
- #define SPI_CR1_CPHA_Pos (0U)
- #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos)
- #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk
- #define SPI_CR1_CPOL_Pos (1U)
- #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos)
- #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk
- #define SPI_CR1_MSTR_Pos (2U)
- #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos)
- #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk
- #define SPI_CR1_BR_Pos (3U)
- #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR SPI_CR1_BR_Msk
- #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos)
- #define SPI_CR1_SPE_Pos (6U)
- #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos)
- #define SPI_CR1_SPE SPI_CR1_SPE_Msk
- #define SPI_CR1_LSBFIRST_Pos (7U)
- #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos)
- #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk
- #define SPI_CR1_SSI_Pos (8U)
- #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos)
- #define SPI_CR1_SSI SPI_CR1_SSI_Msk
- #define SPI_CR1_SSM_Pos (9U)
- #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos)
- #define SPI_CR1_SSM SPI_CR1_SSM_Msk
- #define SPI_CR1_RXONLY_Pos (10U)
- #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos)
- #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk
- #define SPI_CR1_DFF_Pos (11U)
- #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos)
- #define SPI_CR1_DFF SPI_CR1_DFF_Msk
- #define SPI_CR1_CRCNEXT_Pos (12U)
- #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos)
- #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk
- #define SPI_CR1_CRCEN_Pos (13U)
- #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos)
- #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk
- #define SPI_CR1_BIDIOE_Pos (14U)
- #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos)
- #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk
- #define SPI_CR1_BIDIMODE_Pos (15U)
- #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos)
- #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk
- #define SPI_CR2_RXDMAEN_Pos (0U)
- #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos)
- #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk
- #define SPI_CR2_TXDMAEN_Pos (1U)
- #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos)
- #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk
- #define SPI_CR2_SSOE_Pos (2U)
- #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos)
- #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk
- #define SPI_CR2_FRF_Pos (4U)
- #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos)
- #define SPI_CR2_FRF SPI_CR2_FRF_Msk
- #define SPI_CR2_ERRIE_Pos (5U)
- #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos)
- #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk
- #define SPI_CR2_RXNEIE_Pos (6U)
- #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos)
- #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk
- #define SPI_CR2_TXEIE_Pos (7U)
- #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos)
- #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk
- #define SPI_SR_RXNE_Pos (0U)
- #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos)
- #define SPI_SR_RXNE SPI_SR_RXNE_Msk
- #define SPI_SR_TXE_Pos (1U)
- #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos)
- #define SPI_SR_TXE SPI_SR_TXE_Msk
- #define SPI_SR_CHSIDE_Pos (2U)
- #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos)
- #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk
- #define SPI_SR_UDR_Pos (3U)
- #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos)
- #define SPI_SR_UDR SPI_SR_UDR_Msk
- #define SPI_SR_CRCERR_Pos (4U)
- #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos)
- #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk
- #define SPI_SR_MODF_Pos (5U)
- #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos)
- #define SPI_SR_MODF SPI_SR_MODF_Msk
- #define SPI_SR_OVR_Pos (6U)
- #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos)
- #define SPI_SR_OVR SPI_SR_OVR_Msk
- #define SPI_SR_BSY_Pos (7U)
- #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos)
- #define SPI_SR_BSY SPI_SR_BSY_Msk
- #define SPI_SR_FRE_Pos (8U)
- #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos)
- #define SPI_SR_FRE SPI_SR_FRE_Msk
- #define SPI_DR_DR_Pos (0U)
- #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos)
- #define SPI_DR_DR SPI_DR_DR_Msk
- #define SPI_CRCPR_CRCPOLY_Pos (0U)
- #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos)
- #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk
- #define SPI_RXCRCR_RXCRC_Pos (0U)
- #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos)
- #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk
- #define SPI_TXCRCR_TXCRC_Pos (0U)
- #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos)
- #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk
- #define SPI_I2SCFGR_CHLEN_Pos (0U)
- #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos)
- #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk
- #define SPI_I2SCFGR_DATLEN_Pos (1U)
- #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos)
- #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk
- #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos)
- #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos)
- #define SPI_I2SCFGR_CKPOL_Pos (3U)
- #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos)
- #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk
- #define SPI_I2SCFGR_I2SSTD_Pos (4U)
- #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos)
- #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk
- #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos)
- #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos)
- #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
- #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos)
- #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk
- #define SPI_I2SCFGR_I2SCFG_Pos (8U)
- #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos)
- #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk
- #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos)
- #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos)
- #define SPI_I2SCFGR_I2SE_Pos (10U)
- #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos)
- #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk
- #define SPI_I2SCFGR_I2SMOD_Pos (11U)
- #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos)
- #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk
- #define SPI_I2SPR_I2SDIV_Pos (0U)
- #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos)
- #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk
- #define SPI_I2SPR_ODD_Pos (8U)
- #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos)
- #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk
- #define SPI_I2SPR_MCKOE_Pos (9U)
- #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos)
- #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk
- #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U)
- #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x3UL << SYSCFG_MEMRMP_MEM_MODE_Pos)
- #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk
- #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos)
- #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos)
- #define SYSCFG_PMC_ADC1DC2_Pos (16U)
- #define SYSCFG_PMC_ADC1DC2_Msk (0x1UL << SYSCFG_PMC_ADC1DC2_Pos)
- #define SYSCFG_PMC_ADC1DC2 SYSCFG_PMC_ADC1DC2_Msk
- #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
- #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos)
- #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk
- #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
- #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos)
- #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk
- #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
- #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos)
- #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk
- #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
- #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos)
- #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk
- #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U
- #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U
- #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U
- #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U
- #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U
- #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U
- #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U
- #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U
- #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U
- #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U
- #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U
- #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U
- #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U
- #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U
- #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U
- #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U
- #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
- #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos)
- #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk
- #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
- #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos)
- #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk
- #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
- #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos)
- #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk
- #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
- #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos)
- #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk
- #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U
- #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U
- #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U
- #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U
- #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U
- #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U
- #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U
- #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U
- #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U
- #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U
- #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U
- #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U
- #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U
- #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U
- #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U
- #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U
- #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
- #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos)
- #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk
- #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
- #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos)
- #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk
- #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
- #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos)
- #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk
- #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
- #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos)
- #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk
- #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U
- #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U
- #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U
- #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U
- #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U
- #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U
- #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U
- #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U
- #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U
- #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U
- #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U
- #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U
- #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U
- #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U
- #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U
- #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U
- #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
- #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos)
- #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk
- #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
- #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos)
- #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk
- #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
- #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos)
- #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk
- #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
- #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos)
- #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk
- #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U
- #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U
- #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U
- #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U
- #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U
- #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U
- #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U
- #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U
- #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U
- #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U
- #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U
- #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U
- #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U
- #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U
- #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U
- #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U
- #define SYSCFG_CMPCR_CMP_PD_Pos (0U)
- #define SYSCFG_CMPCR_CMP_PD_Msk (0x1UL << SYSCFG_CMPCR_CMP_PD_Pos)
- #define SYSCFG_CMPCR_CMP_PD SYSCFG_CMPCR_CMP_PD_Msk
- #define SYSCFG_CMPCR_READY_Pos (8U)
- #define SYSCFG_CMPCR_READY_Msk (0x1UL << SYSCFG_CMPCR_READY_Pos)
- #define SYSCFG_CMPCR_READY SYSCFG_CMPCR_READY_Msk
- #define SYSCFG_CFGR_FMPI2C1_SCL_Pos (0U)
- #define SYSCFG_CFGR_FMPI2C1_SCL_Msk (0x1UL << SYSCFG_CFGR_FMPI2C1_SCL_Pos)
- #define SYSCFG_CFGR_FMPI2C1_SCL SYSCFG_CFGR_FMPI2C1_SCL_Msk
- #define SYSCFG_CFGR_FMPI2C1_SDA_Pos (1U)
- #define SYSCFG_CFGR_FMPI2C1_SDA_Msk (0x1UL << SYSCFG_CFGR_FMPI2C1_SDA_Pos)
- #define SYSCFG_CFGR_FMPI2C1_SDA SYSCFG_CFGR_FMPI2C1_SDA_Msk
- #define SYSCFG_CFGR2_LOCKUP_LOCK_Pos (0U)
- #define SYSCFG_CFGR2_LOCKUP_LOCK_Msk (0x1UL << SYSCFG_CFGR2_LOCKUP_LOCK_Pos)
- #define SYSCFG_CFGR2_LOCKUP_LOCK SYSCFG_CFGR2_LOCKUP_LOCK_Msk
- #define SYSCFG_CFGR2_PVD_LOCK_Pos (2U)
- #define SYSCFG_CFGR2_PVD_LOCK_Msk (0x1UL << SYSCFG_CFGR2_PVD_LOCK_Pos)
- #define SYSCFG_CFGR2_PVD_LOCK SYSCFG_CFGR2_PVD_LOCK_Msk
- #define TIM_CR1_CEN_Pos (0U)
- #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos)
- #define TIM_CR1_CEN TIM_CR1_CEN_Msk
- #define TIM_CR1_UDIS_Pos (1U)
- #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos)
- #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk
- #define TIM_CR1_URS_Pos (2U)
- #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos)
- #define TIM_CR1_URS TIM_CR1_URS_Msk
- #define TIM_CR1_OPM_Pos (3U)
- #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos)
- #define TIM_CR1_OPM TIM_CR1_OPM_Msk
- #define TIM_CR1_DIR_Pos (4U)
- #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos)
- #define TIM_CR1_DIR TIM_CR1_DIR_Msk
- #define TIM_CR1_CMS_Pos (5U)
- #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos)
- #define TIM_CR1_CMS TIM_CR1_CMS_Msk
- #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos)
- #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos)
- #define TIM_CR1_ARPE_Pos (7U)
- #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos)
- #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk
- #define TIM_CR1_CKD_Pos (8U)
- #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos)
- #define TIM_CR1_CKD TIM_CR1_CKD_Msk
- #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos)
- #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos)
- #define TIM_CR2_CCPC_Pos (0U)
- #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos)
- #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk
- #define TIM_CR2_CCUS_Pos (2U)
- #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos)
- #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk
- #define TIM_CR2_CCDS_Pos (3U)
- #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos)
- #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk
- #define TIM_CR2_MMS_Pos (4U)
- #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS TIM_CR2_MMS_Msk
- #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos)
- #define TIM_CR2_TI1S_Pos (7U)
- #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos)
- #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk
- #define TIM_CR2_OIS1_Pos (8U)
- #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos)
- #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk
- #define TIM_CR2_OIS1N_Pos (9U)
- #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos)
- #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk
- #define TIM_CR2_OIS2_Pos (10U)
- #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos)
- #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk
- #define TIM_CR2_OIS2N_Pos (11U)
- #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos)
- #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk
- #define TIM_CR2_OIS3_Pos (12U)
- #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos)
- #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk
- #define TIM_CR2_OIS3N_Pos (13U)
- #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos)
- #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk
- #define TIM_CR2_OIS4_Pos (14U)
- #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos)
- #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk
- #define TIM_SMCR_SMS_Pos (0U)
- #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk
- #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_TS_Pos (4U)
- #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS TIM_SMCR_TS_Msk
- #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_MSM_Pos (7U)
- #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos)
- #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk
- #define TIM_SMCR_ETF_Pos (8U)
- #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk
- #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETPS_Pos (12U)
- #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk
- #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ECE_Pos (14U)
- #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos)
- #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk
- #define TIM_SMCR_ETP_Pos (15U)
- #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos)
- #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk
- #define TIM_DIER_UIE_Pos (0U)
- #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos)
- #define TIM_DIER_UIE TIM_DIER_UIE_Msk
- #define TIM_DIER_CC1IE_Pos (1U)
- #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos)
- #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk
- #define TIM_DIER_CC2IE_Pos (2U)
- #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos)
- #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk
- #define TIM_DIER_CC3IE_Pos (3U)
- #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos)
- #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk
- #define TIM_DIER_CC4IE_Pos (4U)
- #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos)
- #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk
- #define TIM_DIER_COMIE_Pos (5U)
- #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos)
- #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk
- #define TIM_DIER_TIE_Pos (6U)
- #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos)
- #define TIM_DIER_TIE TIM_DIER_TIE_Msk
- #define TIM_DIER_BIE_Pos (7U)
- #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos)
- #define TIM_DIER_BIE TIM_DIER_BIE_Msk
- #define TIM_DIER_UDE_Pos (8U)
- #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos)
- #define TIM_DIER_UDE TIM_DIER_UDE_Msk
- #define TIM_DIER_CC1DE_Pos (9U)
- #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos)
- #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk
- #define TIM_DIER_CC2DE_Pos (10U)
- #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos)
- #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk
- #define TIM_DIER_CC3DE_Pos (11U)
- #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos)
- #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk
- #define TIM_DIER_CC4DE_Pos (12U)
- #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos)
- #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk
- #define TIM_DIER_COMDE_Pos (13U)
- #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos)
- #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk
- #define TIM_DIER_TDE_Pos (14U)
- #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos)
- #define TIM_DIER_TDE TIM_DIER_TDE_Msk
- #define TIM_SR_UIF_Pos (0U)
- #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos)
- #define TIM_SR_UIF TIM_SR_UIF_Msk
- #define TIM_SR_CC1IF_Pos (1U)
- #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos)
- #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk
- #define TIM_SR_CC2IF_Pos (2U)
- #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos)
- #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk
- #define TIM_SR_CC3IF_Pos (3U)
- #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos)
- #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk
- #define TIM_SR_CC4IF_Pos (4U)
- #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos)
- #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk
- #define TIM_SR_COMIF_Pos (5U)
- #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos)
- #define TIM_SR_COMIF TIM_SR_COMIF_Msk
- #define TIM_SR_TIF_Pos (6U)
- #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos)
- #define TIM_SR_TIF TIM_SR_TIF_Msk
- #define TIM_SR_BIF_Pos (7U)
- #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos)
- #define TIM_SR_BIF TIM_SR_BIF_Msk
- #define TIM_SR_CC1OF_Pos (9U)
- #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos)
- #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk
- #define TIM_SR_CC2OF_Pos (10U)
- #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos)
- #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk
- #define TIM_SR_CC3OF_Pos (11U)
- #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos)
- #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk
- #define TIM_SR_CC4OF_Pos (12U)
- #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos)
- #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk
- #define TIM_EGR_UG_Pos (0U)
- #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos)
- #define TIM_EGR_UG TIM_EGR_UG_Msk
- #define TIM_EGR_CC1G_Pos (1U)
- #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos)
- #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk
- #define TIM_EGR_CC2G_Pos (2U)
- #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos)
- #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk
- #define TIM_EGR_CC3G_Pos (3U)
- #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos)
- #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk
- #define TIM_EGR_CC4G_Pos (4U)
- #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos)
- #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk
- #define TIM_EGR_COMG_Pos (5U)
- #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos)
- #define TIM_EGR_COMG TIM_EGR_COMG_Msk
- #define TIM_EGR_TG_Pos (6U)
- #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos)
- #define TIM_EGR_TG TIM_EGR_TG_Msk
- #define TIM_EGR_BG_Pos (7U)
- #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos)
- #define TIM_EGR_BG TIM_EGR_BG_Msk
- #define TIM_CCMR1_CC1S_Pos (0U)
- #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk
- #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_OC1FE_Pos (2U)
- #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos)
- #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk
- #define TIM_CCMR1_OC1PE_Pos (3U)
- #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos)
- #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk
- #define TIM_CCMR1_OC1M_Pos (4U)
- #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk
- #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1CE_Pos (7U)
- #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos)
- #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk
- #define TIM_CCMR1_CC2S_Pos (8U)
- #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk
- #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_OC2FE_Pos (10U)
- #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos)
- #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk
- #define TIM_CCMR1_OC2PE_Pos (11U)
- #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos)
- #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk
- #define TIM_CCMR1_OC2M_Pos (12U)
- #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk
- #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2CE_Pos (15U)
- #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos)
- #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk
- #define TIM_CCMR1_IC1PSC_Pos (2U)
- #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk
- #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1F_Pos (4U)
- #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk
- #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC2PSC_Pos (10U)
- #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk
- #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2F_Pos (12U)
- #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk
- #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR2_CC3S_Pos (0U)
- #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk
- #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_OC3FE_Pos (2U)
- #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos)
- #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk
- #define TIM_CCMR2_OC3PE_Pos (3U)
- #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos)
- #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk
- #define TIM_CCMR2_OC3M_Pos (4U)
- #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk
- #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3CE_Pos (7U)
- #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos)
- #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk
- #define TIM_CCMR2_CC4S_Pos (8U)
- #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk
- #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_OC4FE_Pos (10U)
- #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos)
- #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk
- #define TIM_CCMR2_OC4PE_Pos (11U)
- #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos)
- #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk
- #define TIM_CCMR2_OC4M_Pos (12U)
- #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk
- #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4CE_Pos (15U)
- #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos)
- #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk
- #define TIM_CCMR2_IC3PSC_Pos (2U)
- #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk
- #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3F_Pos (4U)
- #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk
- #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC4PSC_Pos (10U)
- #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk
- #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4F_Pos (12U)
- #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk
- #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCER_CC1E_Pos (0U)
- #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos)
- #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk
- #define TIM_CCER_CC1P_Pos (1U)
- #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos)
- #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk
- #define TIM_CCER_CC1NE_Pos (2U)
- #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos)
- #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk
- #define TIM_CCER_CC1NP_Pos (3U)
- #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos)
- #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk
- #define TIM_CCER_CC2E_Pos (4U)
- #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos)
- #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk
- #define TIM_CCER_CC2P_Pos (5U)
- #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos)
- #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk
- #define TIM_CCER_CC2NE_Pos (6U)
- #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos)
- #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk
- #define TIM_CCER_CC2NP_Pos (7U)
- #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos)
- #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk
- #define TIM_CCER_CC3E_Pos (8U)
- #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos)
- #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk
- #define TIM_CCER_CC3P_Pos (9U)
- #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos)
- #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk
- #define TIM_CCER_CC3NE_Pos (10U)
- #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos)
- #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk
- #define TIM_CCER_CC3NP_Pos (11U)
- #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos)
- #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk
- #define TIM_CCER_CC4E_Pos (12U)
- #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos)
- #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk
- #define TIM_CCER_CC4P_Pos (13U)
- #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos)
- #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk
- #define TIM_CCER_CC4NP_Pos (15U)
- #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos)
- #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk
- #define TIM_CNT_CNT_Pos (0U)
- #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos)
- #define TIM_CNT_CNT TIM_CNT_CNT_Msk
- #define TIM_PSC_PSC_Pos (0U)
- #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos)
- #define TIM_PSC_PSC TIM_PSC_PSC_Msk
- #define TIM_ARR_ARR_Pos (0U)
- #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos)
- #define TIM_ARR_ARR TIM_ARR_ARR_Msk
- #define TIM_RCR_REP_Pos (0U)
- #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos)
- #define TIM_RCR_REP TIM_RCR_REP_Msk
- #define TIM_CCR1_CCR1_Pos (0U)
- #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos)
- #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk
- #define TIM_CCR2_CCR2_Pos (0U)
- #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos)
- #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk
- #define TIM_CCR3_CCR3_Pos (0U)
- #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos)
- #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk
- #define TIM_CCR4_CCR4_Pos (0U)
- #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos)
- #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk
- #define TIM_BDTR_DTG_Pos (0U)
- #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk
- #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos)
- #define TIM_BDTR_LOCK_Pos (8U)
- #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos)
- #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk
- #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos)
- #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos)
- #define TIM_BDTR_OSSI_Pos (10U)
- #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos)
- #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk
- #define TIM_BDTR_OSSR_Pos (11U)
- #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos)
- #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk
- #define TIM_BDTR_BKE_Pos (12U)
- #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos)
- #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk
- #define TIM_BDTR_BKP_Pos (13U)
- #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos)
- #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk
- #define TIM_BDTR_AOE_Pos (14U)
- #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos)
- #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk
- #define TIM_BDTR_MOE_Pos (15U)
- #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos)
- #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk
- #define TIM_DCR_DBA_Pos (0U)
- #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA TIM_DCR_DBA_Msk
- #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBL_Pos (8U)
- #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL TIM_DCR_DBL_Msk
- #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos)
- #define TIM_DMAR_DMAB_Pos (0U)
- #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos)
- #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk
- #define TIM_OR_TI1_RMP_Pos (0U)
- #define TIM_OR_TI1_RMP_Msk (0x3UL << TIM_OR_TI1_RMP_Pos)
- #define TIM_OR_TI1_RMP TIM_OR_TI1_RMP_Msk
- #define TIM_OR_TI1_RMP_0 (0x1UL << TIM_OR_TI1_RMP_Pos)
- #define TIM_OR_TI1_RMP_1 (0x2UL << TIM_OR_TI1_RMP_Pos)
- #define TIM_OR_TI4_RMP_Pos (6U)
- #define TIM_OR_TI4_RMP_Msk (0x3UL << TIM_OR_TI4_RMP_Pos)
- #define TIM_OR_TI4_RMP TIM_OR_TI4_RMP_Msk
- #define TIM_OR_TI4_RMP_0 (0x1UL << TIM_OR_TI4_RMP_Pos)
- #define TIM_OR_TI4_RMP_1 (0x2UL << TIM_OR_TI4_RMP_Pos)
- #define LPTIM_ISR_CMPM_Pos (0U)
- #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos)
- #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk
- #define LPTIM_ISR_ARRM_Pos (1U)
- #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos)
- #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk
- #define LPTIM_ISR_EXTTRIG_Pos (2U)
- #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos)
- #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk
- #define LPTIM_ISR_CMPOK_Pos (3U)
- #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos)
- #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk
- #define LPTIM_ISR_ARROK_Pos (4U)
- #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos)
- #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk
- #define LPTIM_ISR_UP_Pos (5U)
- #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos)
- #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk
- #define LPTIM_ISR_DOWN_Pos (6U)
- #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos)
- #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk
- #define LPTIM_ICR_CMPMCF_Pos (0U)
- #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos)
- #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk
- #define LPTIM_ICR_ARRMCF_Pos (1U)
- #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos)
- #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk
- #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
- #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos)
- #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk
- #define LPTIM_ICR_CMPOKCF_Pos (3U)
- #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos)
- #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk
- #define LPTIM_ICR_ARROKCF_Pos (4U)
- #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos)
- #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk
- #define LPTIM_ICR_UPCF_Pos (5U)
- #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos)
- #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk
- #define LPTIM_ICR_DOWNCF_Pos (6U)
- #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos)
- #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk
- #define LPTIM_IER_CMPMIE_Pos (0U)
- #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos)
- #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk
- #define LPTIM_IER_ARRMIE_Pos (1U)
- #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos)
- #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk
- #define LPTIM_IER_EXTTRIGIE_Pos (2U)
- #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos)
- #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk
- #define LPTIM_IER_CMPOKIE_Pos (3U)
- #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos)
- #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk
- #define LPTIM_IER_ARROKIE_Pos (4U)
- #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos)
- #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk
- #define LPTIM_IER_UPIE_Pos (5U)
- #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos)
- #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk
- #define LPTIM_IER_DOWNIE_Pos (6U)
- #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos)
- #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk
- #define LPTIM_CFGR_CKSEL_Pos (0U)
- #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos)
- #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk
- #define LPTIM_CFGR_CKPOL_Pos (1U)
- #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos)
- #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk
- #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos)
- #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos)
- #define LPTIM_CFGR_CKFLT_Pos (3U)
- #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos)
- #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk
- #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos)
- #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos)
- #define LPTIM_CFGR_TRGFLT_Pos (6U)
- #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos)
- #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk
- #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos)
- #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos)
- #define LPTIM_CFGR_PRESC_Pos (9U)
- #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos)
- #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk
- #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos)
- #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos)
- #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos)
- #define LPTIM_CFGR_TRIGSEL_Pos (13U)
- #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos)
- #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk
- #define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos)
- #define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos)
- #define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos)
- #define LPTIM_CFGR_TRIGEN_Pos (17U)
- #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos)
- #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk
- #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos)
- #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos)
- #define LPTIM_CFGR_TIMOUT_Pos (19U)
- #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos)
- #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk
- #define LPTIM_CFGR_WAVE_Pos (20U)
- #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos)
- #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk
- #define LPTIM_CFGR_WAVPOL_Pos (21U)
- #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos)
- #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk
- #define LPTIM_CFGR_PRELOAD_Pos (22U)
- #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos)
- #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk
- #define LPTIM_CFGR_COUNTMODE_Pos (23U)
- #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos)
- #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk
- #define LPTIM_CFGR_ENC_Pos (24U)
- #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos)
- #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk
- #define LPTIM_CR_ENABLE_Pos (0U)
- #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos)
- #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk
- #define LPTIM_CR_SNGSTRT_Pos (1U)
- #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos)
- #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk
- #define LPTIM_CR_CNTSTRT_Pos (2U)
- #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos)
- #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk
- #define LPTIM_CMP_CMP_Pos (0U)
- #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos)
- #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk
- #define LPTIM_ARR_ARR_Pos (0U)
- #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos)
- #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk
- #define LPTIM_CNT_CNT_Pos (0U)
- #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos)
- #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk
- #define LPTIM_OR_LPT_IN1_RMP_Pos (0U)
- #define LPTIM_OR_LPT_IN1_RMP_Msk (0x3UL << LPTIM_OR_LPT_IN1_RMP_Pos)
- #define LPTIM_OR_LPT_IN1_RMP LPTIM_OR_LPT_IN1_RMP_Msk
- #define LPTIM_OR_LPT_IN1_RMP_0 (0x1UL << LPTIM_OR_LPT_IN1_RMP_Pos)
- #define LPTIM_OR_LPT_IN1_RMP_1 (0x2UL << LPTIM_OR_LPT_IN1_RMP_Pos)
- #define LPTIM_OR_OR LPTIM_OR_LPT_IN1_RMP
- #define LPTIM_OR_OR_0 LPTIM_OR_LPT_IN1_RMP_0
- #define LPTIM_OR_OR_1 LPTIM_OR_LPT_IN1_RMP_1
- #define USART_SR_PE_Pos (0U)
- #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos)
- #define USART_SR_PE USART_SR_PE_Msk
- #define USART_SR_FE_Pos (1U)
- #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos)
- #define USART_SR_FE USART_SR_FE_Msk
- #define USART_SR_NE_Pos (2U)
- #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos)
- #define USART_SR_NE USART_SR_NE_Msk
- #define USART_SR_ORE_Pos (3U)
- #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos)
- #define USART_SR_ORE USART_SR_ORE_Msk
- #define USART_SR_IDLE_Pos (4U)
- #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos)
- #define USART_SR_IDLE USART_SR_IDLE_Msk
- #define USART_SR_RXNE_Pos (5U)
- #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos)
- #define USART_SR_RXNE USART_SR_RXNE_Msk
- #define USART_SR_TC_Pos (6U)
- #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos)
- #define USART_SR_TC USART_SR_TC_Msk
- #define USART_SR_TXE_Pos (7U)
- #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos)
- #define USART_SR_TXE USART_SR_TXE_Msk
- #define USART_SR_LBD_Pos (8U)
- #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos)
- #define USART_SR_LBD USART_SR_LBD_Msk
- #define USART_SR_CTS_Pos (9U)
- #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos)
- #define USART_SR_CTS USART_SR_CTS_Msk
- #define USART_DR_DR_Pos (0U)
- #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos)
- #define USART_DR_DR USART_DR_DR_Msk
- #define USART_BRR_DIV_Fraction_Pos (0U)
- #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos)
- #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk
- #define USART_BRR_DIV_Mantissa_Pos (4U)
- #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos)
- #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk
- #define USART_CR1_SBK_Pos (0U)
- #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos)
- #define USART_CR1_SBK USART_CR1_SBK_Msk
- #define USART_CR1_RWU_Pos (1U)
- #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos)
- #define USART_CR1_RWU USART_CR1_RWU_Msk
- #define USART_CR1_RE_Pos (2U)
- #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos)
- #define USART_CR1_RE USART_CR1_RE_Msk
- #define USART_CR1_TE_Pos (3U)
- #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos)
- #define USART_CR1_TE USART_CR1_TE_Msk
- #define USART_CR1_IDLEIE_Pos (4U)
- #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos)
- #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk
- #define USART_CR1_RXNEIE_Pos (5U)
- #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos)
- #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk
- #define USART_CR1_TCIE_Pos (6U)
- #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos)
- #define USART_CR1_TCIE USART_CR1_TCIE_Msk
- #define USART_CR1_TXEIE_Pos (7U)
- #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos)
- #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk
- #define USART_CR1_PEIE_Pos (8U)
- #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos)
- #define USART_CR1_PEIE USART_CR1_PEIE_Msk
- #define USART_CR1_PS_Pos (9U)
- #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos)
- #define USART_CR1_PS USART_CR1_PS_Msk
- #define USART_CR1_PCE_Pos (10U)
- #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos)
- #define USART_CR1_PCE USART_CR1_PCE_Msk
- #define USART_CR1_WAKE_Pos (11U)
- #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos)
- #define USART_CR1_WAKE USART_CR1_WAKE_Msk
- #define USART_CR1_M_Pos (12U)
- #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos)
- #define USART_CR1_M USART_CR1_M_Msk
- #define USART_CR1_UE_Pos (13U)
- #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos)
- #define USART_CR1_UE USART_CR1_UE_Msk
- #define USART_CR1_OVER8_Pos (15U)
- #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos)
- #define USART_CR1_OVER8 USART_CR1_OVER8_Msk
- #define USART_CR2_ADD_Pos (0U)
- #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos)
- #define USART_CR2_ADD USART_CR2_ADD_Msk
- #define USART_CR2_LBDL_Pos (5U)
- #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos)
- #define USART_CR2_LBDL USART_CR2_LBDL_Msk
- #define USART_CR2_LBDIE_Pos (6U)
- #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos)
- #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk
- #define USART_CR2_LBCL_Pos (8U)
- #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos)
- #define USART_CR2_LBCL USART_CR2_LBCL_Msk
- #define USART_CR2_CPHA_Pos (9U)
- #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos)
- #define USART_CR2_CPHA USART_CR2_CPHA_Msk
- #define USART_CR2_CPOL_Pos (10U)
- #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos)
- #define USART_CR2_CPOL USART_CR2_CPOL_Msk
- #define USART_CR2_CLKEN_Pos (11U)
- #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos)
- #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk
- #define USART_CR2_STOP_Pos (12U)
- #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos)
- #define USART_CR2_STOP USART_CR2_STOP_Msk
- #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos)
- #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos)
- #define USART_CR2_LINEN_Pos (14U)
- #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos)
- #define USART_CR2_LINEN USART_CR2_LINEN_Msk
- #define USART_CR3_EIE_Pos (0U)
- #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos)
- #define USART_CR3_EIE USART_CR3_EIE_Msk
- #define USART_CR3_IREN_Pos (1U)
- #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos)
- #define USART_CR3_IREN USART_CR3_IREN_Msk
- #define USART_CR3_IRLP_Pos (2U)
- #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos)
- #define USART_CR3_IRLP USART_CR3_IRLP_Msk
- #define USART_CR3_HDSEL_Pos (3U)
- #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos)
- #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk
- #define USART_CR3_NACK_Pos (4U)
- #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos)
- #define USART_CR3_NACK USART_CR3_NACK_Msk
- #define USART_CR3_SCEN_Pos (5U)
- #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos)
- #define USART_CR3_SCEN USART_CR3_SCEN_Msk
- #define USART_CR3_DMAR_Pos (6U)
- #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos)
- #define USART_CR3_DMAR USART_CR3_DMAR_Msk
- #define USART_CR3_DMAT_Pos (7U)
- #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos)
- #define USART_CR3_DMAT USART_CR3_DMAT_Msk
- #define USART_CR3_RTSE_Pos (8U)
- #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos)
- #define USART_CR3_RTSE USART_CR3_RTSE_Msk
- #define USART_CR3_CTSE_Pos (9U)
- #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos)
- #define USART_CR3_CTSE USART_CR3_CTSE_Msk
- #define USART_CR3_CTSIE_Pos (10U)
- #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos)
- #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk
- #define USART_CR3_ONEBIT_Pos (11U)
- #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos)
- #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk
- #define USART_GTPR_PSC_Pos (0U)
- #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC USART_GTPR_PSC_Msk
- #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos)
- #define USART_GTPR_GT_Pos (8U)
- #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos)
- #define USART_GTPR_GT USART_GTPR_GT_Msk
- #define WWDG_CR_T_Pos (0U)
- #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos)
- #define WWDG_CR_T WWDG_CR_T_Msk
- #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos)
- #define WWDG_CR_T0 WWDG_CR_T_0
- #define WWDG_CR_T1 WWDG_CR_T_1
- #define WWDG_CR_T2 WWDG_CR_T_2
- #define WWDG_CR_T3 WWDG_CR_T_3
- #define WWDG_CR_T4 WWDG_CR_T_4
- #define WWDG_CR_T5 WWDG_CR_T_5
- #define WWDG_CR_T6 WWDG_CR_T_6
- #define WWDG_CR_WDGA_Pos (7U)
- #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos)
- #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk
- #define WWDG_CFR_W_Pos (0U)
- #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W WWDG_CFR_W_Msk
- #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W0 WWDG_CFR_W_0
- #define WWDG_CFR_W1 WWDG_CFR_W_1
- #define WWDG_CFR_W2 WWDG_CFR_W_2
- #define WWDG_CFR_W3 WWDG_CFR_W_3
- #define WWDG_CFR_W4 WWDG_CFR_W_4
- #define WWDG_CFR_W5 WWDG_CFR_W_5
- #define WWDG_CFR_W6 WWDG_CFR_W_6
- #define WWDG_CFR_WDGTB_Pos (7U)
- #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk
- #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
- #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
- #define WWDG_CFR_EWI_Pos (9U)
- #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos)
- #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk
- #define WWDG_SR_EWIF_Pos (0U)
- #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos)
- #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk
- #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
- #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos)
- #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
- #define DBGMCU_IDCODE_REV_ID_Pos (16U)
- #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
- #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
- #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos)
- #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
- #define DBGMCU_CR_DBG_STOP_Pos (1U)
- #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos)
- #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
- #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
- #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos)
- #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
- #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
- #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos)
- #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
- #define DBGMCU_CR_TRACE_MODE_Pos (6U)
- #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos)
- #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
- #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos)
- #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos)
- #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos (3U)
- #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U)
- #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
- #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
- #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
- #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U)
- #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos)
- #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk
- #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U)
- #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos)
- #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk
- #define DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT_Pos (24U)
- #define DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT_Pos)
- #define DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT_Msk
- #define DBGMCU_APB1_FZ_DBG_CAN1_STOP_Pos (25U)
- #define DBGMCU_APB1_FZ_DBG_CAN1_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_CAN1_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_CAN1_STOP DBGMCU_APB1_FZ_DBG_CAN1_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_CAN2_STOP_Pos (26U)
- #define DBGMCU_APB1_FZ_DBG_CAN2_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_CAN2_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_CAN2_STOP DBGMCU_APB1_FZ_DBG_CAN2_STOP_Msk
- #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos (0U)
- #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos)
- #define DBGMCU_APB2_FZ_DBG_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk
- #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos (16U)
- #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos)
- #define DBGMCU_APB2_FZ_DBG_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk
- #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos (18U)
- #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos)
- #define DBGMCU_APB2_FZ_DBG_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk
-
- #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
- #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
- #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
- #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
- #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
- ((INSTANCE) == DMA1_Stream1) || \
- ((INSTANCE) == DMA1_Stream2) || \
- ((INSTANCE) == DMA1_Stream3) || \
- ((INSTANCE) == DMA1_Stream4) || \
- ((INSTANCE) == DMA1_Stream5) || \
- ((INSTANCE) == DMA1_Stream6) || \
- ((INSTANCE) == DMA1_Stream7) || \
- ((INSTANCE) == DMA2_Stream0) || \
- ((INSTANCE) == DMA2_Stream1) || \
- ((INSTANCE) == DMA2_Stream2) || \
- ((INSTANCE) == DMA2_Stream3) || \
- ((INSTANCE) == DMA2_Stream4) || \
- ((INSTANCE) == DMA2_Stream5) || \
- ((INSTANCE) == DMA2_Stream6) || \
- ((INSTANCE) == DMA2_Stream7))
- #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
- ((INSTANCE) == GPIOB) || \
- ((INSTANCE) == GPIOC) || \
- ((INSTANCE) == GPIOH))
- #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
- ((INSTANCE) == I2C2))
- #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE
- #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
- ((INSTANCE) == SPI2) || \
- ((INSTANCE) == SPI5))
- #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
- #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
- #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
- #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
- ((INSTANCE) == SPI2) || \
- ((INSTANCE) == SPI5))
- #define IS_SPI_ALL_INSTANCE_EXT(INSTANCE) (((INSTANCE) == SPI1) || \
- ((INSTANCE) == SPI2) || \
- ((INSTANCE) == SPI5))
- #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM6) || \
- ((INSTANCE) == TIM9) || \
- ((INSTANCE) == TIM11))
- #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9) || \
- ((INSTANCE) == TIM11))
- #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9))
- #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM6))
- #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM6))
- #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9))
- #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)((INSTANCE) == TIM5)
- #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM11))
- #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
- ((((INSTANCE) == TIM1) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM5) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM9) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2))) \
- || \
- (((INSTANCE) == TIM11) && \
- (((CHANNEL) == TIM_CHANNEL_1))))
- #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
- ((((INSTANCE) == TIM1) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3))))
- #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9) || \
- ((INSTANCE) == TIM11))
- #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9))
- #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9))
- #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9))
- #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
- #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5) || \
- ((INSTANCE) == TIM9))
- #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM5))
- #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
- #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART6))
- #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART6))
- #define IS_UART_INSTANCE IS_UART_HALFDUPLEX_INSTANCE
- #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART6))
- #define IS_UART_LIN_INSTANCE IS_UART_HALFDUPLEX_INSTANCE
- #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART6))
- #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART6))
- #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
- #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
- #define IS_FMPI2C_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == FMPI2C1)
- #define IS_FMPSMBUS_ALL_INSTANCE IS_FMPI2C_ALL_INSTANCE
- #define RCC_PLLCFGR_RST_VALUE 0x7F003010U
- #define RCC_PLLI2SCFGR_RST_VALUE 0x24003000U
- #define RCC_MAX_FREQUENCY 100000000U
- #define RCC_MAX_FREQUENCY_SCALE1 RCC_MAX_FREQUENCY
- #define RCC_MAX_FREQUENCY_SCALE2 84000000U
- #define RCC_MAX_FREQUENCY_SCALE3 64000000U
- #define RCC_PLLVCO_OUTPUT_MIN 100000000U
- #define RCC_PLLVCO_INPUT_MIN 950000U
- #define RCC_PLLVCO_INPUT_MAX 2100000U
- #define RCC_PLLVCO_OUTPUT_MAX 432000000U
- #define RCC_PLLN_MIN_VALUE 50U
- #define RCC_PLLN_MAX_VALUE 432U
- #define FLASH_SCALE1_LATENCY1_FREQ 30000000U
- #define FLASH_SCALE1_LATENCY2_FREQ 64000000U
- #define FLASH_SCALE1_LATENCY3_FREQ 90000000U
- #define FLASH_SCALE2_LATENCY1_FREQ 30000000U
- #define FLASH_SCALE2_LATENCY2_FREQ 64000000U
- #define FLASH_SCALE3_LATENCY1_FREQ 30000000U
- #define FLASH_SCALE3_LATENCY2_FREQ 64000000U
- #ifdef __cplusplus
- }
- #endif
- #endif
|