stm32f4xx_ll_bus.h 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_bus.h
  4. * @author MCD Application Team
  5. * @brief Header file of BUS LL module.
  6. @verbatim
  7. ##### RCC Limitations #####
  8. ==============================================================================
  9. [..]
  10. A delay between an RCC peripheral clock enable and the effective peripheral
  11. enabling should be taken into account in order to manage the peripheral read/write
  12. from/to registers.
  13. (+) This delay depends on the peripheral mapping.
  14. (++) AHB & APB peripherals, 1 dummy read is necessary
  15. [..]
  16. Workarounds:
  17. (#) For AHB & APB peripherals, a dummy read to the peripheral register has been
  18. inserted in each LL_{BUS}_GRP{x}_EnableClock() function.
  19. @endverbatim
  20. ******************************************************************************
  21. * @attention
  22. *
  23. * <h2><center>&copy; Copyright (c) 2017 STMicroelectronics.
  24. * All rights reserved.</center></h2>
  25. *
  26. * This software component is licensed by ST under BSD 3-Clause license,
  27. * the "License"; You may not use this file except in compliance with the
  28. * License. You may obtain a copy of the License at:
  29. * opensource.org/licenses/BSD-3-Clause
  30. *
  31. ******************************************************************************
  32. */
  33. /* Define to prevent recursive inclusion -------------------------------------*/
  34. #ifndef __STM32F4xx_LL_BUS_H
  35. #define __STM32F4xx_LL_BUS_H
  36. #ifdef __cplusplus
  37. extern "C" {
  38. #endif
  39. /* Includes ------------------------------------------------------------------*/
  40. #include "stm32f4xx.h"
  41. /** @addtogroup STM32F4xx_LL_Driver
  42. * @{
  43. */
  44. #if defined(RCC)
  45. /** @defgroup BUS_LL BUS
  46. * @{
  47. */
  48. /* Private types -------------------------------------------------------------*/
  49. /* Private variables ---------------------------------------------------------*/
  50. /* Private constants ---------------------------------------------------------*/
  51. /* Private macros ------------------------------------------------------------*/
  52. /* Exported types ------------------------------------------------------------*/
  53. /* Exported constants --------------------------------------------------------*/
  54. /** @defgroup BUS_LL_Exported_Constants BUS Exported Constants
  55. * @{
  56. */
  57. /** @defgroup BUS_LL_EC_AHB1_GRP1_PERIPH AHB1 GRP1 PERIPH
  58. * @{
  59. */
  60. #define LL_AHB1_GRP1_PERIPH_ALL 0xFFFFFFFFU
  61. #define LL_AHB1_GRP1_PERIPH_GPIOA RCC_AHB1ENR_GPIOAEN
  62. #define LL_AHB1_GRP1_PERIPH_GPIOB RCC_AHB1ENR_GPIOBEN
  63. #define LL_AHB1_GRP1_PERIPH_GPIOC RCC_AHB1ENR_GPIOCEN
  64. #if defined(GPIOD)
  65. #define LL_AHB1_GRP1_PERIPH_GPIOD RCC_AHB1ENR_GPIODEN
  66. #endif /* GPIOD */
  67. #if defined(GPIOE)
  68. #define LL_AHB1_GRP1_PERIPH_GPIOE RCC_AHB1ENR_GPIOEEN
  69. #endif /* GPIOE */
  70. #if defined(GPIOF)
  71. #define LL_AHB1_GRP1_PERIPH_GPIOF RCC_AHB1ENR_GPIOFEN
  72. #endif /* GPIOF */
  73. #if defined(GPIOG)
  74. #define LL_AHB1_GRP1_PERIPH_GPIOG RCC_AHB1ENR_GPIOGEN
  75. #endif /* GPIOG */
  76. #if defined(GPIOH)
  77. #define LL_AHB1_GRP1_PERIPH_GPIOH RCC_AHB1ENR_GPIOHEN
  78. #endif /* GPIOH */
  79. #if defined(GPIOI)
  80. #define LL_AHB1_GRP1_PERIPH_GPIOI RCC_AHB1ENR_GPIOIEN
  81. #endif /* GPIOI */
  82. #if defined(GPIOJ)
  83. #define LL_AHB1_GRP1_PERIPH_GPIOJ RCC_AHB1ENR_GPIOJEN
  84. #endif /* GPIOJ */
  85. #if defined(GPIOK)
  86. #define LL_AHB1_GRP1_PERIPH_GPIOK RCC_AHB1ENR_GPIOKEN
  87. #endif /* GPIOK */
  88. #define LL_AHB1_GRP1_PERIPH_CRC RCC_AHB1ENR_CRCEN
  89. #if defined(RCC_AHB1ENR_BKPSRAMEN)
  90. #define LL_AHB1_GRP1_PERIPH_BKPSRAM RCC_AHB1ENR_BKPSRAMEN
  91. #endif /* RCC_AHB1ENR_BKPSRAMEN */
  92. #if defined(RCC_AHB1ENR_CCMDATARAMEN)
  93. #define LL_AHB1_GRP1_PERIPH_CCMDATARAM RCC_AHB1ENR_CCMDATARAMEN
  94. #endif /* RCC_AHB1ENR_CCMDATARAMEN */
  95. #define LL_AHB1_GRP1_PERIPH_DMA1 RCC_AHB1ENR_DMA1EN
  96. #define LL_AHB1_GRP1_PERIPH_DMA2 RCC_AHB1ENR_DMA2EN
  97. #if defined(RCC_AHB1ENR_RNGEN)
  98. #define LL_AHB1_GRP1_PERIPH_RNG RCC_AHB1ENR_RNGEN
  99. #endif /* RCC_AHB1ENR_RNGEN */
  100. #if defined(DMA2D)
  101. #define LL_AHB1_GRP1_PERIPH_DMA2D RCC_AHB1ENR_DMA2DEN
  102. #endif /* DMA2D */
  103. #if defined(ETH)
  104. #define LL_AHB1_GRP1_PERIPH_ETHMAC RCC_AHB1ENR_ETHMACEN
  105. #define LL_AHB1_GRP1_PERIPH_ETHMACTX RCC_AHB1ENR_ETHMACTXEN
  106. #define LL_AHB1_GRP1_PERIPH_ETHMACRX RCC_AHB1ENR_ETHMACRXEN
  107. #define LL_AHB1_GRP1_PERIPH_ETHMACPTP RCC_AHB1ENR_ETHMACPTPEN
  108. #endif /* ETH */
  109. #if defined(USB_OTG_HS)
  110. #define LL_AHB1_GRP1_PERIPH_OTGHS RCC_AHB1ENR_OTGHSEN
  111. #define LL_AHB1_GRP1_PERIPH_OTGHSULPI RCC_AHB1ENR_OTGHSULPIEN
  112. #endif /* USB_OTG_HS */
  113. #define LL_AHB1_GRP1_PERIPH_FLITF RCC_AHB1LPENR_FLITFLPEN
  114. #define LL_AHB1_GRP1_PERIPH_SRAM1 RCC_AHB1LPENR_SRAM1LPEN
  115. #if defined(RCC_AHB1LPENR_SRAM2LPEN)
  116. #define LL_AHB1_GRP1_PERIPH_SRAM2 RCC_AHB1LPENR_SRAM2LPEN
  117. #endif /* RCC_AHB1LPENR_SRAM2LPEN */
  118. #if defined(RCC_AHB1LPENR_SRAM3LPEN)
  119. #define LL_AHB1_GRP1_PERIPH_SRAM3 RCC_AHB1LPENR_SRAM3LPEN
  120. #endif /* RCC_AHB1LPENR_SRAM3LPEN */
  121. /**
  122. * @}
  123. */
  124. #if defined(RCC_AHB2_SUPPORT)
  125. /** @defgroup BUS_LL_EC_AHB2_GRP1_PERIPH AHB2 GRP1 PERIPH
  126. * @{
  127. */
  128. #define LL_AHB2_GRP1_PERIPH_ALL 0xFFFFFFFFU
  129. #if defined(DCMI)
  130. #define LL_AHB2_GRP1_PERIPH_DCMI RCC_AHB2ENR_DCMIEN
  131. #endif /* DCMI */
  132. #if defined(CRYP)
  133. #define LL_AHB2_GRP1_PERIPH_CRYP RCC_AHB2ENR_CRYPEN
  134. #endif /* CRYP */
  135. #if defined(AES)
  136. #define LL_AHB2_GRP1_PERIPH_AES RCC_AHB2ENR_AESEN
  137. #endif /* AES */
  138. #if defined(HASH)
  139. #define LL_AHB2_GRP1_PERIPH_HASH RCC_AHB2ENR_HASHEN
  140. #endif /* HASH */
  141. #if defined(RCC_AHB2ENR_RNGEN)
  142. #define LL_AHB2_GRP1_PERIPH_RNG RCC_AHB2ENR_RNGEN
  143. #endif /* RCC_AHB2ENR_RNGEN */
  144. #if defined(USB_OTG_FS)
  145. #define LL_AHB2_GRP1_PERIPH_OTGFS RCC_AHB2ENR_OTGFSEN
  146. #endif /* USB_OTG_FS */
  147. /**
  148. * @}
  149. */
  150. #endif /* RCC_AHB2_SUPPORT */
  151. #if defined(RCC_AHB3_SUPPORT)
  152. /** @defgroup BUS_LL_EC_AHB3_GRP1_PERIPH AHB3 GRP1 PERIPH
  153. * @{
  154. */
  155. #define LL_AHB3_GRP1_PERIPH_ALL 0xFFFFFFFFU
  156. #if defined(FSMC_Bank1)
  157. #define LL_AHB3_GRP1_PERIPH_FSMC RCC_AHB3ENR_FSMCEN
  158. #endif /* FSMC_Bank1 */
  159. #if defined(FMC_Bank1)
  160. #define LL_AHB3_GRP1_PERIPH_FMC RCC_AHB3ENR_FMCEN
  161. #endif /* FMC_Bank1 */
  162. #if defined(QUADSPI)
  163. #define LL_AHB3_GRP1_PERIPH_QSPI RCC_AHB3ENR_QSPIEN
  164. #endif /* QUADSPI */
  165. /**
  166. * @}
  167. */
  168. #endif /* RCC_AHB3_SUPPORT */
  169. /** @defgroup BUS_LL_EC_APB1_GRP1_PERIPH APB1 GRP1 PERIPH
  170. * @{
  171. */
  172. #define LL_APB1_GRP1_PERIPH_ALL 0xFFFFFFFFU
  173. #if defined(TIM2)
  174. #define LL_APB1_GRP1_PERIPH_TIM2 RCC_APB1ENR_TIM2EN
  175. #endif /* TIM2 */
  176. #if defined(TIM3)
  177. #define LL_APB1_GRP1_PERIPH_TIM3 RCC_APB1ENR_TIM3EN
  178. #endif /* TIM3 */
  179. #if defined(TIM4)
  180. #define LL_APB1_GRP1_PERIPH_TIM4 RCC_APB1ENR_TIM4EN
  181. #endif /* TIM4 */
  182. #define LL_APB1_GRP1_PERIPH_TIM5 RCC_APB1ENR_TIM5EN
  183. #if defined(TIM6)
  184. #define LL_APB1_GRP1_PERIPH_TIM6 RCC_APB1ENR_TIM6EN
  185. #endif /* TIM6 */
  186. #if defined(TIM7)
  187. #define LL_APB1_GRP1_PERIPH_TIM7 RCC_APB1ENR_TIM7EN
  188. #endif /* TIM7 */
  189. #if defined(TIM12)
  190. #define LL_APB1_GRP1_PERIPH_TIM12 RCC_APB1ENR_TIM12EN
  191. #endif /* TIM12 */
  192. #if defined(TIM13)
  193. #define LL_APB1_GRP1_PERIPH_TIM13 RCC_APB1ENR_TIM13EN
  194. #endif /* TIM13 */
  195. #if defined(TIM14)
  196. #define LL_APB1_GRP1_PERIPH_TIM14 RCC_APB1ENR_TIM14EN
  197. #endif /* TIM14 */
  198. #if defined(LPTIM1)
  199. #define LL_APB1_GRP1_PERIPH_LPTIM1 RCC_APB1ENR_LPTIM1EN
  200. #endif /* LPTIM1 */
  201. #if defined(RCC_APB1ENR_RTCAPBEN)
  202. #define LL_APB1_GRP1_PERIPH_RTCAPB RCC_APB1ENR_RTCAPBEN
  203. #endif /* RCC_APB1ENR_RTCAPBEN */
  204. #define LL_APB1_GRP1_PERIPH_WWDG RCC_APB1ENR_WWDGEN
  205. #if defined(SPI2)
  206. #define LL_APB1_GRP1_PERIPH_SPI2 RCC_APB1ENR_SPI2EN
  207. #endif /* SPI2 */
  208. #if defined(SPI3)
  209. #define LL_APB1_GRP1_PERIPH_SPI3 RCC_APB1ENR_SPI3EN
  210. #endif /* SPI3 */
  211. #if defined(SPDIFRX)
  212. #define LL_APB1_GRP1_PERIPH_SPDIFRX RCC_APB1ENR_SPDIFRXEN
  213. #endif /* SPDIFRX */
  214. #define LL_APB1_GRP1_PERIPH_USART2 RCC_APB1ENR_USART2EN
  215. #if defined(USART3)
  216. #define LL_APB1_GRP1_PERIPH_USART3 RCC_APB1ENR_USART3EN
  217. #endif /* USART3 */
  218. #if defined(UART4)
  219. #define LL_APB1_GRP1_PERIPH_UART4 RCC_APB1ENR_UART4EN
  220. #endif /* UART4 */
  221. #if defined(UART5)
  222. #define LL_APB1_GRP1_PERIPH_UART5 RCC_APB1ENR_UART5EN
  223. #endif /* UART5 */
  224. #define LL_APB1_GRP1_PERIPH_I2C1 RCC_APB1ENR_I2C1EN
  225. #define LL_APB1_GRP1_PERIPH_I2C2 RCC_APB1ENR_I2C2EN
  226. #if defined(I2C3)
  227. #define LL_APB1_GRP1_PERIPH_I2C3 RCC_APB1ENR_I2C3EN
  228. #endif /* I2C3 */
  229. #if defined(FMPI2C1)
  230. #define LL_APB1_GRP1_PERIPH_FMPI2C1 RCC_APB1ENR_FMPI2C1EN
  231. #endif /* FMPI2C1 */
  232. #if defined(CAN1)
  233. #define LL_APB1_GRP1_PERIPH_CAN1 RCC_APB1ENR_CAN1EN
  234. #endif /* CAN1 */
  235. #if defined(CAN2)
  236. #define LL_APB1_GRP1_PERIPH_CAN2 RCC_APB1ENR_CAN2EN
  237. #endif /* CAN2 */
  238. #if defined(CAN3)
  239. #define LL_APB1_GRP1_PERIPH_CAN3 RCC_APB1ENR_CAN3EN
  240. #endif /* CAN3 */
  241. #if defined(CEC)
  242. #define LL_APB1_GRP1_PERIPH_CEC RCC_APB1ENR_CECEN
  243. #endif /* CEC */
  244. #define LL_APB1_GRP1_PERIPH_PWR RCC_APB1ENR_PWREN
  245. #if defined(DAC1)
  246. #define LL_APB1_GRP1_PERIPH_DAC1 RCC_APB1ENR_DACEN
  247. #endif /* DAC1 */
  248. #if defined(UART7)
  249. #define LL_APB1_GRP1_PERIPH_UART7 RCC_APB1ENR_UART7EN
  250. #endif /* UART7 */
  251. #if defined(UART8)
  252. #define LL_APB1_GRP1_PERIPH_UART8 RCC_APB1ENR_UART8EN
  253. #endif /* UART8 */
  254. /**
  255. * @}
  256. */
  257. /** @defgroup BUS_LL_EC_APB2_GRP1_PERIPH APB2 GRP1 PERIPH
  258. * @{
  259. */
  260. #define LL_APB2_GRP1_PERIPH_ALL 0xFFFFFFFFU
  261. #define LL_APB2_GRP1_PERIPH_TIM1 RCC_APB2ENR_TIM1EN
  262. #if defined(TIM8)
  263. #define LL_APB2_GRP1_PERIPH_TIM8 RCC_APB2ENR_TIM8EN
  264. #endif /* TIM8 */
  265. #define LL_APB2_GRP1_PERIPH_USART1 RCC_APB2ENR_USART1EN
  266. #if defined(USART6)
  267. #define LL_APB2_GRP1_PERIPH_USART6 RCC_APB2ENR_USART6EN
  268. #endif /* USART6 */
  269. #if defined(UART9)
  270. #define LL_APB2_GRP1_PERIPH_UART9 RCC_APB2ENR_UART9EN
  271. #endif /* UART9 */
  272. #if defined(UART10)
  273. #define LL_APB2_GRP1_PERIPH_UART10 RCC_APB2ENR_UART10EN
  274. #endif /* UART10 */
  275. #define LL_APB2_GRP1_PERIPH_ADC1 RCC_APB2ENR_ADC1EN
  276. #if defined(ADC2)
  277. #define LL_APB2_GRP1_PERIPH_ADC2 RCC_APB2ENR_ADC2EN
  278. #endif /* ADC2 */
  279. #if defined(ADC3)
  280. #define LL_APB2_GRP1_PERIPH_ADC3 RCC_APB2ENR_ADC3EN
  281. #endif /* ADC3 */
  282. #if defined(SDIO)
  283. #define LL_APB2_GRP1_PERIPH_SDIO RCC_APB2ENR_SDIOEN
  284. #endif /* SDIO */
  285. #define LL_APB2_GRP1_PERIPH_SPI1 RCC_APB2ENR_SPI1EN
  286. #if defined(SPI4)
  287. #define LL_APB2_GRP1_PERIPH_SPI4 RCC_APB2ENR_SPI4EN
  288. #endif /* SPI4 */
  289. #define LL_APB2_GRP1_PERIPH_SYSCFG RCC_APB2ENR_SYSCFGEN
  290. #if defined(RCC_APB2ENR_EXTITEN)
  291. #define LL_APB2_GRP1_PERIPH_EXTI RCC_APB2ENR_EXTITEN
  292. #endif /* RCC_APB2ENR_EXTITEN */
  293. #define LL_APB2_GRP1_PERIPH_TIM9 RCC_APB2ENR_TIM9EN
  294. #if defined(TIM10)
  295. #define LL_APB2_GRP1_PERIPH_TIM10 RCC_APB2ENR_TIM10EN
  296. #endif /* TIM10 */
  297. #define LL_APB2_GRP1_PERIPH_TIM11 RCC_APB2ENR_TIM11EN
  298. #if defined(SPI5)
  299. #define LL_APB2_GRP1_PERIPH_SPI5 RCC_APB2ENR_SPI5EN
  300. #endif /* SPI5 */
  301. #if defined(SPI6)
  302. #define LL_APB2_GRP1_PERIPH_SPI6 RCC_APB2ENR_SPI6EN
  303. #endif /* SPI6 */
  304. #if defined(SAI1)
  305. #define LL_APB2_GRP1_PERIPH_SAI1 RCC_APB2ENR_SAI1EN
  306. #endif /* SAI1 */
  307. #if defined(SAI2)
  308. #define LL_APB2_GRP1_PERIPH_SAI2 RCC_APB2ENR_SAI2EN
  309. #endif /* SAI2 */
  310. #if defined(LTDC)
  311. #define LL_APB2_GRP1_PERIPH_LTDC RCC_APB2ENR_LTDCEN
  312. #endif /* LTDC */
  313. #if defined(DSI)
  314. #define LL_APB2_GRP1_PERIPH_DSI RCC_APB2ENR_DSIEN
  315. #endif /* DSI */
  316. #if defined(DFSDM1_Channel0)
  317. #define LL_APB2_GRP1_PERIPH_DFSDM1 RCC_APB2ENR_DFSDM1EN
  318. #endif /* DFSDM1_Channel0 */
  319. #if defined(DFSDM2_Channel0)
  320. #define LL_APB2_GRP1_PERIPH_DFSDM2 RCC_APB2ENR_DFSDM2EN
  321. #endif /* DFSDM2_Channel0 */
  322. #define LL_APB2_GRP1_PERIPH_ADC RCC_APB2RSTR_ADCRST
  323. /**
  324. * @}
  325. */
  326. /**
  327. * @}
  328. */
  329. /* Exported macro ------------------------------------------------------------*/
  330. /* Exported functions --------------------------------------------------------*/
  331. /** @defgroup BUS_LL_Exported_Functions BUS Exported Functions
  332. * @{
  333. */
  334. /** @defgroup BUS_LL_EF_AHB1 AHB1
  335. * @{
  336. */
  337. /**
  338. * @brief Enable AHB1 peripherals clock.
  339. * @rmtoll AHB1ENR GPIOAEN LL_AHB1_GRP1_EnableClock\n
  340. * AHB1ENR GPIOBEN LL_AHB1_GRP1_EnableClock\n
  341. * AHB1ENR GPIOCEN LL_AHB1_GRP1_EnableClock\n
  342. * AHB1ENR GPIODEN LL_AHB1_GRP1_EnableClock\n
  343. * AHB1ENR GPIOEEN LL_AHB1_GRP1_EnableClock\n
  344. * AHB1ENR GPIOFEN LL_AHB1_GRP1_EnableClock\n
  345. * AHB1ENR GPIOGEN LL_AHB1_GRP1_EnableClock\n
  346. * AHB1ENR GPIOHEN LL_AHB1_GRP1_EnableClock\n
  347. * AHB1ENR GPIOIEN LL_AHB1_GRP1_EnableClock\n
  348. * AHB1ENR GPIOJEN LL_AHB1_GRP1_EnableClock\n
  349. * AHB1ENR GPIOKEN LL_AHB1_GRP1_EnableClock\n
  350. * AHB1ENR CRCEN LL_AHB1_GRP1_EnableClock\n
  351. * AHB1ENR BKPSRAMEN LL_AHB1_GRP1_EnableClock\n
  352. * AHB1ENR CCMDATARAMEN LL_AHB1_GRP1_EnableClock\n
  353. * AHB1ENR DMA1EN LL_AHB1_GRP1_EnableClock\n
  354. * AHB1ENR DMA2EN LL_AHB1_GRP1_EnableClock\n
  355. * AHB1ENR RNGEN LL_AHB1_GRP1_EnableClock\n
  356. * AHB1ENR DMA2DEN LL_AHB1_GRP1_EnableClock\n
  357. * AHB1ENR ETHMACEN LL_AHB1_GRP1_EnableClock\n
  358. * AHB1ENR ETHMACTXEN LL_AHB1_GRP1_EnableClock\n
  359. * AHB1ENR ETHMACRXEN LL_AHB1_GRP1_EnableClock\n
  360. * AHB1ENR ETHMACPTPEN LL_AHB1_GRP1_EnableClock\n
  361. * AHB1ENR OTGHSEN LL_AHB1_GRP1_EnableClock\n
  362. * AHB1ENR OTGHSULPIEN LL_AHB1_GRP1_EnableClock
  363. * @param Periphs This parameter can be a combination of the following values:
  364. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  365. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  366. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  367. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD (*)
  368. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  369. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  370. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  371. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH (*)
  372. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOI (*)
  373. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOJ (*)
  374. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOK (*)
  375. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  376. * @arg @ref LL_AHB1_GRP1_PERIPH_BKPSRAM (*)
  377. * @arg @ref LL_AHB1_GRP1_PERIPH_CCMDATARAM (*)
  378. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  379. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  380. * @arg @ref LL_AHB1_GRP1_PERIPH_RNG (*)
  381. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2D (*)
  382. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*)
  383. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACTX (*)
  384. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACRX (*)
  385. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACPTP (*)
  386. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHS (*)
  387. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHSULPI (*)
  388. *
  389. * (*) value not defined in all devices.
  390. * @retval None
  391. */
  392. __STATIC_INLINE void LL_AHB1_GRP1_EnableClock(uint32_t Periphs)
  393. {
  394. __IO uint32_t tmpreg;
  395. SET_BIT(RCC->AHB1ENR, Periphs);
  396. /* Delay after an RCC peripheral clock enabling */
  397. tmpreg = READ_BIT(RCC->AHB1ENR, Periphs);
  398. (void)tmpreg;
  399. }
  400. /**
  401. * @brief Check if AHB1 peripheral clock is enabled or not
  402. * @rmtoll AHB1ENR GPIOAEN LL_AHB1_GRP1_IsEnabledClock\n
  403. * AHB1ENR GPIOBEN LL_AHB1_GRP1_IsEnabledClock\n
  404. * AHB1ENR GPIOCEN LL_AHB1_GRP1_IsEnabledClock\n
  405. * AHB1ENR GPIODEN LL_AHB1_GRP1_IsEnabledClock\n
  406. * AHB1ENR GPIOEEN LL_AHB1_GRP1_IsEnabledClock\n
  407. * AHB1ENR GPIOFEN LL_AHB1_GRP1_IsEnabledClock\n
  408. * AHB1ENR GPIOGEN LL_AHB1_GRP1_IsEnabledClock\n
  409. * AHB1ENR GPIOHEN LL_AHB1_GRP1_IsEnabledClock\n
  410. * AHB1ENR GPIOIEN LL_AHB1_GRP1_IsEnabledClock\n
  411. * AHB1ENR GPIOJEN LL_AHB1_GRP1_IsEnabledClock\n
  412. * AHB1ENR GPIOKEN LL_AHB1_GRP1_IsEnabledClock\n
  413. * AHB1ENR CRCEN LL_AHB1_GRP1_IsEnabledClock\n
  414. * AHB1ENR BKPSRAMEN LL_AHB1_GRP1_IsEnabledClock\n
  415. * AHB1ENR CCMDATARAMEN LL_AHB1_GRP1_IsEnabledClock\n
  416. * AHB1ENR DMA1EN LL_AHB1_GRP1_IsEnabledClock\n
  417. * AHB1ENR DMA2EN LL_AHB1_GRP1_IsEnabledClock\n
  418. * AHB1ENR RNGEN LL_AHB1_GRP1_IsEnabledClock\n
  419. * AHB1ENR DMA2DEN LL_AHB1_GRP1_IsEnabledClock\n
  420. * AHB1ENR ETHMACEN LL_AHB1_GRP1_IsEnabledClock\n
  421. * AHB1ENR ETHMACTXEN LL_AHB1_GRP1_IsEnabledClock\n
  422. * AHB1ENR ETHMACRXEN LL_AHB1_GRP1_IsEnabledClock\n
  423. * AHB1ENR ETHMACPTPEN LL_AHB1_GRP1_IsEnabledClock\n
  424. * AHB1ENR OTGHSEN LL_AHB1_GRP1_IsEnabledClock\n
  425. * AHB1ENR OTGHSULPIEN LL_AHB1_GRP1_IsEnabledClock
  426. * @param Periphs This parameter can be a combination of the following values:
  427. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  428. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  429. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  430. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD (*)
  431. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  432. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  433. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  434. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH (*)
  435. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOI (*)
  436. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOJ (*)
  437. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOK (*)
  438. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  439. * @arg @ref LL_AHB1_GRP1_PERIPH_BKPSRAM (*)
  440. * @arg @ref LL_AHB1_GRP1_PERIPH_CCMDATARAM (*)
  441. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  442. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  443. * @arg @ref LL_AHB1_GRP1_PERIPH_RNG (*)
  444. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2D (*)
  445. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*)
  446. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACTX (*)
  447. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACRX (*)
  448. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACPTP (*)
  449. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHS (*)
  450. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHSULPI (*)
  451. *
  452. * (*) value not defined in all devices.
  453. * @retval State of Periphs (1 or 0).
  454. */
  455. __STATIC_INLINE uint32_t LL_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
  456. {
  457. return (READ_BIT(RCC->AHB1ENR, Periphs) == Periphs);
  458. }
  459. /**
  460. * @brief Disable AHB1 peripherals clock.
  461. * @rmtoll AHB1ENR GPIOAEN LL_AHB1_GRP1_DisableClock\n
  462. * AHB1ENR GPIOBEN LL_AHB1_GRP1_DisableClock\n
  463. * AHB1ENR GPIOCEN LL_AHB1_GRP1_DisableClock\n
  464. * AHB1ENR GPIODEN LL_AHB1_GRP1_DisableClock\n
  465. * AHB1ENR GPIOEEN LL_AHB1_GRP1_DisableClock\n
  466. * AHB1ENR GPIOFEN LL_AHB1_GRP1_DisableClock\n
  467. * AHB1ENR GPIOGEN LL_AHB1_GRP1_DisableClock\n
  468. * AHB1ENR GPIOHEN LL_AHB1_GRP1_DisableClock\n
  469. * AHB1ENR GPIOIEN LL_AHB1_GRP1_DisableClock\n
  470. * AHB1ENR GPIOJEN LL_AHB1_GRP1_DisableClock\n
  471. * AHB1ENR GPIOKEN LL_AHB1_GRP1_DisableClock\n
  472. * AHB1ENR CRCEN LL_AHB1_GRP1_DisableClock\n
  473. * AHB1ENR BKPSRAMEN LL_AHB1_GRP1_DisableClock\n
  474. * AHB1ENR CCMDATARAMEN LL_AHB1_GRP1_DisableClock\n
  475. * AHB1ENR DMA1EN LL_AHB1_GRP1_DisableClock\n
  476. * AHB1ENR DMA2EN LL_AHB1_GRP1_DisableClock\n
  477. * AHB1ENR RNGEN LL_AHB1_GRP1_DisableClock\n
  478. * AHB1ENR DMA2DEN LL_AHB1_GRP1_DisableClock\n
  479. * AHB1ENR ETHMACEN LL_AHB1_GRP1_DisableClock\n
  480. * AHB1ENR ETHMACTXEN LL_AHB1_GRP1_DisableClock\n
  481. * AHB1ENR ETHMACRXEN LL_AHB1_GRP1_DisableClock\n
  482. * AHB1ENR ETHMACPTPEN LL_AHB1_GRP1_DisableClock\n
  483. * AHB1ENR OTGHSEN LL_AHB1_GRP1_DisableClock\n
  484. * AHB1ENR OTGHSULPIEN LL_AHB1_GRP1_DisableClock
  485. * @param Periphs This parameter can be a combination of the following values:
  486. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  487. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  488. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  489. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD (*)
  490. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  491. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  492. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  493. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH (*)
  494. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOI (*)
  495. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOJ (*)
  496. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOK (*)
  497. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  498. * @arg @ref LL_AHB1_GRP1_PERIPH_BKPSRAM (*)
  499. * @arg @ref LL_AHB1_GRP1_PERIPH_CCMDATARAM (*)
  500. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  501. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  502. * @arg @ref LL_AHB1_GRP1_PERIPH_RNG (*)
  503. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2D (*)
  504. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*)
  505. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACTX (*)
  506. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACRX (*)
  507. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACPTP (*)
  508. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHS (*)
  509. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHSULPI (*)
  510. *
  511. * (*) value not defined in all devices.
  512. * @retval None
  513. */
  514. __STATIC_INLINE void LL_AHB1_GRP1_DisableClock(uint32_t Periphs)
  515. {
  516. CLEAR_BIT(RCC->AHB1ENR, Periphs);
  517. }
  518. /**
  519. * @brief Force AHB1 peripherals reset.
  520. * @rmtoll AHB1RSTR GPIOARST LL_AHB1_GRP1_ForceReset\n
  521. * AHB1RSTR GPIOBRST LL_AHB1_GRP1_ForceReset\n
  522. * AHB1RSTR GPIOCRST LL_AHB1_GRP1_ForceReset\n
  523. * AHB1RSTR GPIODRST LL_AHB1_GRP1_ForceReset\n
  524. * AHB1RSTR GPIOERST LL_AHB1_GRP1_ForceReset\n
  525. * AHB1RSTR GPIOFRST LL_AHB1_GRP1_ForceReset\n
  526. * AHB1RSTR GPIOGRST LL_AHB1_GRP1_ForceReset\n
  527. * AHB1RSTR GPIOHRST LL_AHB1_GRP1_ForceReset\n
  528. * AHB1RSTR GPIOIRST LL_AHB1_GRP1_ForceReset\n
  529. * AHB1RSTR GPIOJRST LL_AHB1_GRP1_ForceReset\n
  530. * AHB1RSTR GPIOKRST LL_AHB1_GRP1_ForceReset\n
  531. * AHB1RSTR CRCRST LL_AHB1_GRP1_ForceReset\n
  532. * AHB1RSTR DMA1RST LL_AHB1_GRP1_ForceReset\n
  533. * AHB1RSTR DMA2RST LL_AHB1_GRP1_ForceReset\n
  534. * AHB1RSTR RNGRST LL_AHB1_GRP1_ForceReset\n
  535. * AHB1RSTR DMA2DRST LL_AHB1_GRP1_ForceReset\n
  536. * AHB1RSTR ETHMACRST LL_AHB1_GRP1_ForceReset\n
  537. * AHB1RSTR OTGHSRST LL_AHB1_GRP1_ForceReset
  538. * @param Periphs This parameter can be a combination of the following values:
  539. * @arg @ref LL_AHB1_GRP1_PERIPH_ALL
  540. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  541. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  542. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  543. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD (*)
  544. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  545. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  546. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  547. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH (*)
  548. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOI (*)
  549. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOJ (*)
  550. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOK (*)
  551. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  552. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  553. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  554. * @arg @ref LL_AHB1_GRP1_PERIPH_RNG (*)
  555. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2D (*)
  556. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*)
  557. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHS (*)
  558. *
  559. * (*) value not defined in all devices.
  560. * @retval None
  561. */
  562. __STATIC_INLINE void LL_AHB1_GRP1_ForceReset(uint32_t Periphs)
  563. {
  564. SET_BIT(RCC->AHB1RSTR, Periphs);
  565. }
  566. /**
  567. * @brief Release AHB1 peripherals reset.
  568. * @rmtoll AHB1RSTR GPIOARST LL_AHB1_GRP1_ReleaseReset\n
  569. * AHB1RSTR GPIOBRST LL_AHB1_GRP1_ReleaseReset\n
  570. * AHB1RSTR GPIOCRST LL_AHB1_GRP1_ReleaseReset\n
  571. * AHB1RSTR GPIODRST LL_AHB1_GRP1_ReleaseReset\n
  572. * AHB1RSTR GPIOERST LL_AHB1_GRP1_ReleaseReset\n
  573. * AHB1RSTR GPIOFRST LL_AHB1_GRP1_ReleaseReset\n
  574. * AHB1RSTR GPIOGRST LL_AHB1_GRP1_ReleaseReset\n
  575. * AHB1RSTR GPIOHRST LL_AHB1_GRP1_ReleaseReset\n
  576. * AHB1RSTR GPIOIRST LL_AHB1_GRP1_ReleaseReset\n
  577. * AHB1RSTR GPIOJRST LL_AHB1_GRP1_ReleaseReset\n
  578. * AHB1RSTR GPIOKRST LL_AHB1_GRP1_ReleaseReset\n
  579. * AHB1RSTR CRCRST LL_AHB1_GRP1_ReleaseReset\n
  580. * AHB1RSTR DMA1RST LL_AHB1_GRP1_ReleaseReset\n
  581. * AHB1RSTR DMA2RST LL_AHB1_GRP1_ReleaseReset\n
  582. * AHB1RSTR RNGRST LL_AHB1_GRP1_ReleaseReset\n
  583. * AHB1RSTR DMA2DRST LL_AHB1_GRP1_ReleaseReset\n
  584. * AHB1RSTR ETHMACRST LL_AHB1_GRP1_ReleaseReset\n
  585. * AHB1RSTR OTGHSRST LL_AHB1_GRP1_ReleaseReset
  586. * @param Periphs This parameter can be a combination of the following values:
  587. * @arg @ref LL_AHB1_GRP1_PERIPH_ALL
  588. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  589. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  590. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  591. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD (*)
  592. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  593. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  594. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  595. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH (*)
  596. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOI (*)
  597. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOJ (*)
  598. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOK (*)
  599. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  600. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  601. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  602. * @arg @ref LL_AHB1_GRP1_PERIPH_RNG (*)
  603. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2D (*)
  604. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*)
  605. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHS (*)
  606. *
  607. * (*) value not defined in all devices.
  608. * @retval None
  609. */
  610. __STATIC_INLINE void LL_AHB1_GRP1_ReleaseReset(uint32_t Periphs)
  611. {
  612. CLEAR_BIT(RCC->AHB1RSTR, Periphs);
  613. }
  614. /**
  615. * @brief Enable AHB1 peripheral clocks in low-power mode
  616. * @rmtoll AHB1LPENR GPIOALPEN LL_AHB1_GRP1_EnableClockLowPower\n
  617. * AHB1LPENR GPIOBLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  618. * AHB1LPENR GPIOCLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  619. * AHB1LPENR GPIODLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  620. * AHB1LPENR GPIOELPEN LL_AHB1_GRP1_EnableClockLowPower\n
  621. * AHB1LPENR GPIOFLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  622. * AHB1LPENR GPIOGLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  623. * AHB1LPENR GPIOHLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  624. * AHB1LPENR GPIOILPEN LL_AHB1_GRP1_EnableClockLowPower\n
  625. * AHB1LPENR GPIOJLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  626. * AHB1LPENR GPIOKLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  627. * AHB1LPENR CRCLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  628. * AHB1LPENR BKPSRAMLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  629. * AHB1LPENR FLITFLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  630. * AHB1LPENR SRAM1LPEN LL_AHB1_GRP1_EnableClockLowPower\n
  631. * AHB1LPENR SRAM2LPEN LL_AHB1_GRP1_EnableClockLowPower\n
  632. * AHB1LPENR SRAM3LPEN LL_AHB1_GRP1_EnableClockLowPower\n
  633. * AHB1LPENR BKPSRAMLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  634. * AHB1LPENR DMA1LPEN LL_AHB1_GRP1_EnableClockLowPower\n
  635. * AHB1LPENR DMA2LPEN LL_AHB1_GRP1_EnableClockLowPower\n
  636. * AHB1LPENR DMA2DLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  637. * AHB1LPENR RNGLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  638. * AHB1LPENR ETHMACLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  639. * AHB1LPENR ETHMACTXLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  640. * AHB1LPENR ETHMACRXLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  641. * AHB1LPENR ETHMACPTPLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  642. * AHB1LPENR OTGHSLPEN LL_AHB1_GRP1_EnableClockLowPower\n
  643. * AHB1LPENR OTGHSULPILPEN LL_AHB1_GRP1_EnableClockLowPower
  644. * @param Periphs This parameter can be a combination of the following values:
  645. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  646. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  647. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  648. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD (*)
  649. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  650. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  651. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  652. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH (*)
  653. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOI (*)
  654. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOJ (*)
  655. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOK (*)
  656. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  657. * @arg @ref LL_AHB1_GRP1_PERIPH_BKPSRAM (*)
  658. * @arg @ref LL_AHB1_GRP1_PERIPH_FLITF
  659. * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM1
  660. * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM2 (*)
  661. * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM3 (*)
  662. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  663. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  664. * @arg @ref LL_AHB1_GRP1_PERIPH_RNG (*)
  665. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2D (*)
  666. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*)
  667. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACTX (*)
  668. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACRX (*)
  669. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACPTP (*)
  670. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHS (*)
  671. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHSULPI (*)
  672. *
  673. * (*) value not defined in all devices.
  674. * @retval None
  675. */
  676. __STATIC_INLINE void LL_AHB1_GRP1_EnableClockLowPower(uint32_t Periphs)
  677. {
  678. __IO uint32_t tmpreg;
  679. SET_BIT(RCC->AHB1LPENR, Periphs);
  680. /* Delay after an RCC peripheral clock enabling */
  681. tmpreg = READ_BIT(RCC->AHB1LPENR, Periphs);
  682. (void)tmpreg;
  683. }
  684. /**
  685. * @brief Disable AHB1 peripheral clocks in low-power mode
  686. * @rmtoll AHB1LPENR GPIOALPEN LL_AHB1_GRP1_DisableClockLowPower\n
  687. * AHB1LPENR GPIOBLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  688. * AHB1LPENR GPIOCLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  689. * AHB1LPENR GPIODLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  690. * AHB1LPENR GPIOELPEN LL_AHB1_GRP1_DisableClockLowPower\n
  691. * AHB1LPENR GPIOFLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  692. * AHB1LPENR GPIOGLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  693. * AHB1LPENR GPIOHLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  694. * AHB1LPENR GPIOILPEN LL_AHB1_GRP1_DisableClockLowPower\n
  695. * AHB1LPENR GPIOJLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  696. * AHB1LPENR GPIOKLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  697. * AHB1LPENR CRCLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  698. * AHB1LPENR BKPSRAMLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  699. * AHB1LPENR FLITFLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  700. * AHB1LPENR SRAM1LPEN LL_AHB1_GRP1_DisableClockLowPower\n
  701. * AHB1LPENR SRAM2LPEN LL_AHB1_GRP1_DisableClockLowPower\n
  702. * AHB1LPENR SRAM3LPEN LL_AHB1_GRP1_DisableClockLowPower\n
  703. * AHB1LPENR BKPSRAMLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  704. * AHB1LPENR DMA1LPEN LL_AHB1_GRP1_DisableClockLowPower\n
  705. * AHB1LPENR DMA2LPEN LL_AHB1_GRP1_DisableClockLowPower\n
  706. * AHB1LPENR DMA2DLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  707. * AHB1LPENR RNGLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  708. * AHB1LPENR ETHMACLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  709. * AHB1LPENR ETHMACTXLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  710. * AHB1LPENR ETHMACRXLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  711. * AHB1LPENR ETHMACPTPLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  712. * AHB1LPENR OTGHSLPEN LL_AHB1_GRP1_DisableClockLowPower\n
  713. * AHB1LPENR OTGHSULPILPEN LL_AHB1_GRP1_DisableClockLowPower
  714. * @param Periphs This parameter can be a combination of the following values:
  715. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOA
  716. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOB
  717. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOC
  718. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOD (*)
  719. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOE (*)
  720. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOF (*)
  721. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOG (*)
  722. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOH (*)
  723. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOI (*)
  724. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOJ (*)
  725. * @arg @ref LL_AHB1_GRP1_PERIPH_GPIOK (*)
  726. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC
  727. * @arg @ref LL_AHB1_GRP1_PERIPH_BKPSRAM (*)
  728. * @arg @ref LL_AHB1_GRP1_PERIPH_FLITF
  729. * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM1
  730. * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM2 (*)
  731. * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM3 (*)
  732. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  733. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  734. * @arg @ref LL_AHB1_GRP1_PERIPH_RNG (*)
  735. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2D (*)
  736. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*)
  737. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACTX (*)
  738. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACRX (*)
  739. * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACPTP (*)
  740. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHS (*)
  741. * @arg @ref LL_AHB1_GRP1_PERIPH_OTGHSULPI (*)
  742. *
  743. * (*) value not defined in all devices.
  744. * @retval None
  745. */
  746. __STATIC_INLINE void LL_AHB1_GRP1_DisableClockLowPower(uint32_t Periphs)
  747. {
  748. CLEAR_BIT(RCC->AHB1LPENR, Periphs);
  749. }
  750. /**
  751. * @}
  752. */
  753. #if defined(RCC_AHB2_SUPPORT)
  754. /** @defgroup BUS_LL_EF_AHB2 AHB2
  755. * @{
  756. */
  757. /**
  758. * @brief Enable AHB2 peripherals clock.
  759. * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_EnableClock\n
  760. * AHB2ENR CRYPEN LL_AHB2_GRP1_EnableClock\n
  761. * AHB2ENR AESEN LL_AHB2_GRP1_EnableClock\n
  762. * AHB2ENR HASHEN LL_AHB2_GRP1_EnableClock\n
  763. * AHB2ENR RNGEN LL_AHB2_GRP1_EnableClock\n
  764. * AHB2ENR OTGFSEN LL_AHB2_GRP1_EnableClock
  765. * @param Periphs This parameter can be a combination of the following values:
  766. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI (*)
  767. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  768. * @arg @ref LL_AHB2_GRP1_PERIPH_AES (*)
  769. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  770. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG (*)
  771. * @arg @ref LL_AHB2_GRP1_PERIPH_OTGFS (*)
  772. *
  773. * (*) value not defined in all devices.
  774. * @retval None
  775. */
  776. __STATIC_INLINE void LL_AHB2_GRP1_EnableClock(uint32_t Periphs)
  777. {
  778. __IO uint32_t tmpreg;
  779. SET_BIT(RCC->AHB2ENR, Periphs);
  780. /* Delay after an RCC peripheral clock enabling */
  781. tmpreg = READ_BIT(RCC->AHB2ENR, Periphs);
  782. (void)tmpreg;
  783. }
  784. /**
  785. * @brief Check if AHB2 peripheral clock is enabled or not
  786. * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_IsEnabledClock\n
  787. * AHB2ENR CRYPEN LL_AHB2_GRP1_IsEnabledClock\n
  788. * AHB2ENR AESEN LL_AHB2_GRP1_IsEnabledClock\n
  789. * AHB2ENR HASHEN LL_AHB2_GRP1_IsEnabledClock\n
  790. * AHB2ENR RNGEN LL_AHB2_GRP1_IsEnabledClock\n
  791. * AHB2ENR OTGFSEN LL_AHB2_GRP1_IsEnabledClock
  792. * @param Periphs This parameter can be a combination of the following values:
  793. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI (*)
  794. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  795. * @arg @ref LL_AHB2_GRP1_PERIPH_AES (*)
  796. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  797. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG (*)
  798. * @arg @ref LL_AHB2_GRP1_PERIPH_OTGFS (*)
  799. *
  800. * (*) value not defined in all devices.
  801. * @retval State of Periphs (1 or 0).
  802. */
  803. __STATIC_INLINE uint32_t LL_AHB2_GRP1_IsEnabledClock(uint32_t Periphs)
  804. {
  805. return (READ_BIT(RCC->AHB2ENR, Periphs) == Periphs);
  806. }
  807. /**
  808. * @brief Disable AHB2 peripherals clock.
  809. * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_DisableClock\n
  810. * AHB2ENR CRYPEN LL_AHB2_GRP1_DisableClock\n
  811. * AHB2ENR AESEN LL_AHB2_GRP1_DisableClock\n
  812. * AHB2ENR HASHEN LL_AHB2_GRP1_DisableClock\n
  813. * AHB2ENR RNGEN LL_AHB2_GRP1_DisableClock\n
  814. * AHB2ENR OTGFSEN LL_AHB2_GRP1_DisableClock
  815. * @param Periphs This parameter can be a combination of the following values:
  816. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI (*)
  817. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  818. * @arg @ref LL_AHB2_GRP1_PERIPH_AES (*)
  819. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  820. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG (*)
  821. * @arg @ref LL_AHB2_GRP1_PERIPH_OTGFS (*)
  822. *
  823. * (*) value not defined in all devices.
  824. * @retval None
  825. */
  826. __STATIC_INLINE void LL_AHB2_GRP1_DisableClock(uint32_t Periphs)
  827. {
  828. CLEAR_BIT(RCC->AHB2ENR, Periphs);
  829. }
  830. /**
  831. * @brief Force AHB2 peripherals reset.
  832. * @rmtoll AHB2RSTR DCMIRST LL_AHB2_GRP1_ForceReset\n
  833. * AHB2RSTR CRYPRST LL_AHB2_GRP1_ForceReset\n
  834. * AHB2RSTR AESRST LL_AHB2_GRP1_ForceReset\n
  835. * AHB2RSTR HASHRST LL_AHB2_GRP1_ForceReset\n
  836. * AHB2RSTR RNGRST LL_AHB2_GRP1_ForceReset\n
  837. * AHB2RSTR OTGFSRST LL_AHB2_GRP1_ForceReset
  838. * @param Periphs This parameter can be a combination of the following values:
  839. * @arg @ref LL_AHB2_GRP1_PERIPH_ALL
  840. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI (*)
  841. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  842. * @arg @ref LL_AHB2_GRP1_PERIPH_AES (*)
  843. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  844. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG (*)
  845. * @arg @ref LL_AHB2_GRP1_PERIPH_OTGFS (*)
  846. *
  847. * (*) value not defined in all devices.
  848. * @retval None
  849. */
  850. __STATIC_INLINE void LL_AHB2_GRP1_ForceReset(uint32_t Periphs)
  851. {
  852. SET_BIT(RCC->AHB2RSTR, Periphs);
  853. }
  854. /**
  855. * @brief Release AHB2 peripherals reset.
  856. * @rmtoll AHB2RSTR DCMIRST LL_AHB2_GRP1_ReleaseReset\n
  857. * AHB2RSTR CRYPRST LL_AHB2_GRP1_ReleaseReset\n
  858. * AHB2RSTR AESRST LL_AHB2_GRP1_ReleaseReset\n
  859. * AHB2RSTR HASHRST LL_AHB2_GRP1_ReleaseReset\n
  860. * AHB2RSTR RNGRST LL_AHB2_GRP1_ReleaseReset\n
  861. * AHB2RSTR OTGFSRST LL_AHB2_GRP1_ReleaseReset
  862. * @param Periphs This parameter can be a combination of the following values:
  863. * @arg @ref LL_AHB2_GRP1_PERIPH_ALL
  864. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI (*)
  865. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  866. * @arg @ref LL_AHB2_GRP1_PERIPH_AES (*)
  867. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  868. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG (*)
  869. * @arg @ref LL_AHB2_GRP1_PERIPH_OTGFS (*)
  870. *
  871. * (*) value not defined in all devices.
  872. * @retval None
  873. */
  874. __STATIC_INLINE void LL_AHB2_GRP1_ReleaseReset(uint32_t Periphs)
  875. {
  876. CLEAR_BIT(RCC->AHB2RSTR, Periphs);
  877. }
  878. /**
  879. * @brief Enable AHB2 peripheral clocks in low-power mode
  880. * @rmtoll AHB2LPENR DCMILPEN LL_AHB2_GRP1_EnableClockLowPower\n
  881. * AHB2LPENR CRYPLPEN LL_AHB2_GRP1_EnableClockLowPower\n
  882. * AHB2LPENR AESLPEN LL_AHB2_GRP1_EnableClockLowPower\n
  883. * AHB2LPENR HASHLPEN LL_AHB2_GRP1_EnableClockLowPower\n
  884. * AHB2LPENR RNGLPEN LL_AHB2_GRP1_EnableClockLowPower\n
  885. * AHB2LPENR OTGFSLPEN LL_AHB2_GRP1_EnableClockLowPower
  886. * @param Periphs This parameter can be a combination of the following values:
  887. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI (*)
  888. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  889. * @arg @ref LL_AHB2_GRP1_PERIPH_AES (*)
  890. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  891. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG (*)
  892. * @arg @ref LL_AHB2_GRP1_PERIPH_OTGFS (*)
  893. *
  894. * (*) value not defined in all devices.
  895. * @retval None
  896. */
  897. __STATIC_INLINE void LL_AHB2_GRP1_EnableClockLowPower(uint32_t Periphs)
  898. {
  899. __IO uint32_t tmpreg;
  900. SET_BIT(RCC->AHB2LPENR, Periphs);
  901. /* Delay after an RCC peripheral clock enabling */
  902. tmpreg = READ_BIT(RCC->AHB2LPENR, Periphs);
  903. (void)tmpreg;
  904. }
  905. /**
  906. * @brief Disable AHB2 peripheral clocks in low-power mode
  907. * @rmtoll AHB2LPENR DCMILPEN LL_AHB2_GRP1_DisableClockLowPower\n
  908. * AHB2LPENR CRYPLPEN LL_AHB2_GRP1_DisableClockLowPower\n
  909. * AHB2LPENR AESLPEN LL_AHB2_GRP1_DisableClockLowPower\n
  910. * AHB2LPENR HASHLPEN LL_AHB2_GRP1_DisableClockLowPower\n
  911. * AHB2LPENR RNGLPEN LL_AHB2_GRP1_DisableClockLowPower\n
  912. * AHB2LPENR OTGFSLPEN LL_AHB2_GRP1_DisableClockLowPower
  913. * @param Periphs This parameter can be a combination of the following values:
  914. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI (*)
  915. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  916. * @arg @ref LL_AHB2_GRP1_PERIPH_AES (*)
  917. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  918. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG (*)
  919. * @arg @ref LL_AHB2_GRP1_PERIPH_OTGFS (*)
  920. *
  921. * (*) value not defined in all devices.
  922. * @retval None
  923. */
  924. __STATIC_INLINE void LL_AHB2_GRP1_DisableClockLowPower(uint32_t Periphs)
  925. {
  926. CLEAR_BIT(RCC->AHB2LPENR, Periphs);
  927. }
  928. /**
  929. * @}
  930. */
  931. #endif /* RCC_AHB2_SUPPORT */
  932. #if defined(RCC_AHB3_SUPPORT)
  933. /** @defgroup BUS_LL_EF_AHB3 AHB3
  934. * @{
  935. */
  936. /**
  937. * @brief Enable AHB3 peripherals clock.
  938. * @rmtoll AHB3ENR FMCEN LL_AHB3_GRP1_EnableClock\n
  939. * AHB3ENR FSMCEN LL_AHB3_GRP1_EnableClock\n
  940. * AHB3ENR QSPIEN LL_AHB3_GRP1_EnableClock
  941. * @param Periphs This parameter can be a combination of the following values:
  942. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC (*)
  943. * @arg @ref LL_AHB3_GRP1_PERIPH_FSMC (*)
  944. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  945. *
  946. * (*) value not defined in all devices.
  947. * @retval None
  948. */
  949. __STATIC_INLINE void LL_AHB3_GRP1_EnableClock(uint32_t Periphs)
  950. {
  951. __IO uint32_t tmpreg;
  952. SET_BIT(RCC->AHB3ENR, Periphs);
  953. /* Delay after an RCC peripheral clock enabling */
  954. tmpreg = READ_BIT(RCC->AHB3ENR, Periphs);
  955. (void)tmpreg;
  956. }
  957. /**
  958. * @brief Check if AHB3 peripheral clock is enabled or not
  959. * @rmtoll AHB3ENR FMCEN LL_AHB3_GRP1_IsEnabledClock\n
  960. * AHB3ENR FSMCEN LL_AHB3_GRP1_IsEnabledClock\n
  961. * AHB3ENR QSPIEN LL_AHB3_GRP1_IsEnabledClock
  962. * @param Periphs This parameter can be a combination of the following values:
  963. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC (*)
  964. * @arg @ref LL_AHB3_GRP1_PERIPH_FSMC (*)
  965. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  966. *
  967. * (*) value not defined in all devices.
  968. * @retval State of Periphs (1 or 0).
  969. */
  970. __STATIC_INLINE uint32_t LL_AHB3_GRP1_IsEnabledClock(uint32_t Periphs)
  971. {
  972. return (READ_BIT(RCC->AHB3ENR, Periphs) == Periphs);
  973. }
  974. /**
  975. * @brief Disable AHB3 peripherals clock.
  976. * @rmtoll AHB3ENR FMCEN LL_AHB3_GRP1_DisableClock\n
  977. * AHB3ENR FSMCEN LL_AHB3_GRP1_DisableClock\n
  978. * AHB3ENR QSPIEN LL_AHB3_GRP1_DisableClock
  979. * @param Periphs This parameter can be a combination of the following values:
  980. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC (*)
  981. * @arg @ref LL_AHB3_GRP1_PERIPH_FSMC (*)
  982. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  983. *
  984. * (*) value not defined in all devices.
  985. * @retval None
  986. */
  987. __STATIC_INLINE void LL_AHB3_GRP1_DisableClock(uint32_t Periphs)
  988. {
  989. CLEAR_BIT(RCC->AHB3ENR, Periphs);
  990. }
  991. /**
  992. * @brief Force AHB3 peripherals reset.
  993. * @rmtoll AHB3RSTR FMCRST LL_AHB3_GRP1_ForceReset\n
  994. * AHB3RSTR FSMCRST LL_AHB3_GRP1_ForceReset\n
  995. * AHB3RSTR QSPIRST LL_AHB3_GRP1_ForceReset
  996. * @param Periphs This parameter can be a combination of the following values:
  997. * @arg @ref LL_AHB3_GRP1_PERIPH_ALL
  998. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC (*)
  999. * @arg @ref LL_AHB3_GRP1_PERIPH_FSMC (*)
  1000. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  1001. *
  1002. * (*) value not defined in all devices.
  1003. * @retval None
  1004. */
  1005. __STATIC_INLINE void LL_AHB3_GRP1_ForceReset(uint32_t Periphs)
  1006. {
  1007. SET_BIT(RCC->AHB3RSTR, Periphs);
  1008. }
  1009. /**
  1010. * @brief Release AHB3 peripherals reset.
  1011. * @rmtoll AHB3RSTR FMCRST LL_AHB3_GRP1_ReleaseReset\n
  1012. * AHB3RSTR FSMCRST LL_AHB3_GRP1_ReleaseReset\n
  1013. * AHB3RSTR QSPIRST LL_AHB3_GRP1_ReleaseReset
  1014. * @param Periphs This parameter can be a combination of the following values:
  1015. * @arg @ref LL_AHB2_GRP1_PERIPH_ALL
  1016. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC (*)
  1017. * @arg @ref LL_AHB3_GRP1_PERIPH_FSMC (*)
  1018. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  1019. *
  1020. * (*) value not defined in all devices.
  1021. * @retval None
  1022. */
  1023. __STATIC_INLINE void LL_AHB3_GRP1_ReleaseReset(uint32_t Periphs)
  1024. {
  1025. CLEAR_BIT(RCC->AHB3RSTR, Periphs);
  1026. }
  1027. /**
  1028. * @brief Enable AHB3 peripheral clocks in low-power mode
  1029. * @rmtoll AHB3LPENR FMCLPEN LL_AHB3_GRP1_EnableClockLowPower\n
  1030. * AHB3LPENR FSMCLPEN LL_AHB3_GRP1_EnableClockLowPower\n
  1031. * AHB3LPENR QSPILPEN LL_AHB3_GRP1_EnableClockLowPower
  1032. * @param Periphs This parameter can be a combination of the following values:
  1033. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC (*)
  1034. * @arg @ref LL_AHB3_GRP1_PERIPH_FSMC (*)
  1035. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  1036. *
  1037. * (*) value not defined in all devices.
  1038. * @retval None
  1039. */
  1040. __STATIC_INLINE void LL_AHB3_GRP1_EnableClockLowPower(uint32_t Periphs)
  1041. {
  1042. __IO uint32_t tmpreg;
  1043. SET_BIT(RCC->AHB3LPENR, Periphs);
  1044. /* Delay after an RCC peripheral clock enabling */
  1045. tmpreg = READ_BIT(RCC->AHB3LPENR, Periphs);
  1046. (void)tmpreg;
  1047. }
  1048. /**
  1049. * @brief Disable AHB3 peripheral clocks in low-power mode
  1050. * @rmtoll AHB3LPENR FMCLPEN LL_AHB3_GRP1_DisableClockLowPower\n
  1051. * AHB3LPENR FSMCLPEN LL_AHB3_GRP1_DisableClockLowPower\n
  1052. * AHB3LPENR QSPILPEN LL_AHB3_GRP1_DisableClockLowPower
  1053. * @param Periphs This parameter can be a combination of the following values:
  1054. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC (*)
  1055. * @arg @ref LL_AHB3_GRP1_PERIPH_FSMC (*)
  1056. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  1057. *
  1058. * (*) value not defined in all devices.
  1059. * @retval None
  1060. */
  1061. __STATIC_INLINE void LL_AHB3_GRP1_DisableClockLowPower(uint32_t Periphs)
  1062. {
  1063. CLEAR_BIT(RCC->AHB3LPENR, Periphs);
  1064. }
  1065. /**
  1066. * @}
  1067. */
  1068. #endif /* RCC_AHB3_SUPPORT */
  1069. /** @defgroup BUS_LL_EF_APB1 APB1
  1070. * @{
  1071. */
  1072. /**
  1073. * @brief Enable APB1 peripherals clock.
  1074. * @rmtoll APB1ENR TIM2EN LL_APB1_GRP1_EnableClock\n
  1075. * APB1ENR TIM3EN LL_APB1_GRP1_EnableClock\n
  1076. * APB1ENR TIM4EN LL_APB1_GRP1_EnableClock\n
  1077. * APB1ENR TIM5EN LL_APB1_GRP1_EnableClock\n
  1078. * APB1ENR TIM6EN LL_APB1_GRP1_EnableClock\n
  1079. * APB1ENR TIM7EN LL_APB1_GRP1_EnableClock\n
  1080. * APB1ENR TIM12EN LL_APB1_GRP1_EnableClock\n
  1081. * APB1ENR TIM13EN LL_APB1_GRP1_EnableClock\n
  1082. * APB1ENR TIM14EN LL_APB1_GRP1_EnableClock\n
  1083. * APB1ENR LPTIM1EN LL_APB1_GRP1_EnableClock\n
  1084. * APB1ENR WWDGEN LL_APB1_GRP1_EnableClock\n
  1085. * APB1ENR SPI2EN LL_APB1_GRP1_EnableClock\n
  1086. * APB1ENR SPI3EN LL_APB1_GRP1_EnableClock\n
  1087. * APB1ENR SPDIFRXEN LL_APB1_GRP1_EnableClock\n
  1088. * APB1ENR USART2EN LL_APB1_GRP1_EnableClock\n
  1089. * APB1ENR USART3EN LL_APB1_GRP1_EnableClock\n
  1090. * APB1ENR UART4EN LL_APB1_GRP1_EnableClock\n
  1091. * APB1ENR UART5EN LL_APB1_GRP1_EnableClock\n
  1092. * APB1ENR I2C1EN LL_APB1_GRP1_EnableClock\n
  1093. * APB1ENR I2C2EN LL_APB1_GRP1_EnableClock\n
  1094. * APB1ENR I2C3EN LL_APB1_GRP1_EnableClock\n
  1095. * APB1ENR FMPI2C1EN LL_APB1_GRP1_EnableClock\n
  1096. * APB1ENR CAN1EN LL_APB1_GRP1_EnableClock\n
  1097. * APB1ENR CAN2EN LL_APB1_GRP1_EnableClock\n
  1098. * APB1ENR CAN3EN LL_APB1_GRP1_EnableClock\n
  1099. * APB1ENR CECEN LL_APB1_GRP1_EnableClock\n
  1100. * APB1ENR PWREN LL_APB1_GRP1_EnableClock\n
  1101. * APB1ENR DACEN LL_APB1_GRP1_EnableClock\n
  1102. * APB1ENR UART7EN LL_APB1_GRP1_EnableClock\n
  1103. * APB1ENR UART8EN LL_APB1_GRP1_EnableClock\n
  1104. * APB1ENR RTCAPBEN LL_APB1_GRP1_EnableClock
  1105. * @param Periphs This parameter can be a combination of the following values:
  1106. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 (*)
  1107. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 (*)
  1108. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*)
  1109. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1110. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*)
  1111. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*)
  1112. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*)
  1113. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*)
  1114. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*)
  1115. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1 (*)
  1116. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  1117. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*)
  1118. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  1119. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX (*)
  1120. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1121. * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*)
  1122. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  1123. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  1124. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1125. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1126. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3 (*)
  1127. * @arg @ref LL_APB1_GRP1_PERIPH_FMPI2C1 (*)
  1128. * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*)
  1129. * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*)
  1130. * @arg @ref LL_APB1_GRP1_PERIPH_CAN3 (*)
  1131. * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*)
  1132. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  1133. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*)
  1134. * @arg @ref LL_APB1_GRP1_PERIPH_UART7 (*)
  1135. * @arg @ref LL_APB1_GRP1_PERIPH_UART8 (*)
  1136. * @arg @ref LL_APB1_GRP1_PERIPH_RTCAPB (*)
  1137. *
  1138. * (*) value not defined in all devices.
  1139. * @retval None
  1140. */
  1141. __STATIC_INLINE void LL_APB1_GRP1_EnableClock(uint32_t Periphs)
  1142. {
  1143. __IO uint32_t tmpreg;
  1144. SET_BIT(RCC->APB1ENR, Periphs);
  1145. /* Delay after an RCC peripheral clock enabling */
  1146. tmpreg = READ_BIT(RCC->APB1ENR, Periphs);
  1147. (void)tmpreg;
  1148. }
  1149. /**
  1150. * @brief Check if APB1 peripheral clock is enabled or not
  1151. * @rmtoll APB1ENR TIM2EN LL_APB1_GRP1_IsEnabledClock\n
  1152. * APB1ENR TIM3EN LL_APB1_GRP1_IsEnabledClock\n
  1153. * APB1ENR TIM4EN LL_APB1_GRP1_IsEnabledClock\n
  1154. * APB1ENR TIM5EN LL_APB1_GRP1_IsEnabledClock\n
  1155. * APB1ENR TIM6EN LL_APB1_GRP1_IsEnabledClock\n
  1156. * APB1ENR TIM7EN LL_APB1_GRP1_IsEnabledClock\n
  1157. * APB1ENR TIM12EN LL_APB1_GRP1_IsEnabledClock\n
  1158. * APB1ENR TIM13EN LL_APB1_GRP1_IsEnabledClock\n
  1159. * APB1ENR TIM14EN LL_APB1_GRP1_IsEnabledClock\n
  1160. * APB1ENR LPTIM1EN LL_APB1_GRP1_IsEnabledClock\n
  1161. * APB1ENR WWDGEN LL_APB1_GRP1_IsEnabledClock\n
  1162. * APB1ENR SPI2EN LL_APB1_GRP1_IsEnabledClock\n
  1163. * APB1ENR SPI3EN LL_APB1_GRP1_IsEnabledClock\n
  1164. * APB1ENR SPDIFRXEN LL_APB1_GRP1_IsEnabledClock\n
  1165. * APB1ENR USART2EN LL_APB1_GRP1_IsEnabledClock\n
  1166. * APB1ENR USART3EN LL_APB1_GRP1_IsEnabledClock\n
  1167. * APB1ENR UART4EN LL_APB1_GRP1_IsEnabledClock\n
  1168. * APB1ENR UART5EN LL_APB1_GRP1_IsEnabledClock\n
  1169. * APB1ENR I2C1EN LL_APB1_GRP1_IsEnabledClock\n
  1170. * APB1ENR I2C2EN LL_APB1_GRP1_IsEnabledClock\n
  1171. * APB1ENR I2C3EN LL_APB1_GRP1_IsEnabledClock\n
  1172. * APB1ENR FMPI2C1EN LL_APB1_GRP1_IsEnabledClock\n
  1173. * APB1ENR CAN1EN LL_APB1_GRP1_IsEnabledClock\n
  1174. * APB1ENR CAN2EN LL_APB1_GRP1_IsEnabledClock\n
  1175. * APB1ENR CAN3EN LL_APB1_GRP1_IsEnabledClock\n
  1176. * APB1ENR CECEN LL_APB1_GRP1_IsEnabledClock\n
  1177. * APB1ENR PWREN LL_APB1_GRP1_IsEnabledClock\n
  1178. * APB1ENR DACEN LL_APB1_GRP1_IsEnabledClock\n
  1179. * APB1ENR UART7EN LL_APB1_GRP1_IsEnabledClock\n
  1180. * APB1ENR UART8EN LL_APB1_GRP1_IsEnabledClock\n
  1181. * APB1ENR RTCAPBEN LL_APB1_GRP1_IsEnabledClock
  1182. * @param Periphs This parameter can be a combination of the following values:
  1183. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 (*)
  1184. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 (*)
  1185. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*)
  1186. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1187. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*)
  1188. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*)
  1189. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*)
  1190. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*)
  1191. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*)
  1192. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1 (*)
  1193. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  1194. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*)
  1195. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  1196. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX (*)
  1197. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1198. * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*)
  1199. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  1200. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  1201. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1202. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1203. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3 (*)
  1204. * @arg @ref LL_APB1_GRP1_PERIPH_FMPI2C1 (*)
  1205. * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*)
  1206. * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*)
  1207. * @arg @ref LL_APB1_GRP1_PERIPH_CAN3 (*)
  1208. * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*)
  1209. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  1210. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*)
  1211. * @arg @ref LL_APB1_GRP1_PERIPH_UART7 (*)
  1212. * @arg @ref LL_APB1_GRP1_PERIPH_UART8 (*)
  1213. * @arg @ref LL_APB1_GRP1_PERIPH_RTCAPB (*)
  1214. *
  1215. * (*) value not defined in all devices.
  1216. * @retval State of Periphs (1 or 0).
  1217. */
  1218. __STATIC_INLINE uint32_t LL_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
  1219. {
  1220. return (READ_BIT(RCC->APB1ENR, Periphs) == Periphs);
  1221. }
  1222. /**
  1223. * @brief Disable APB1 peripherals clock.
  1224. * @rmtoll APB1ENR TIM2EN LL_APB1_GRP1_DisableClock\n
  1225. * APB1ENR TIM3EN LL_APB1_GRP1_DisableClock\n
  1226. * APB1ENR TIM4EN LL_APB1_GRP1_DisableClock\n
  1227. * APB1ENR TIM5EN LL_APB1_GRP1_DisableClock\n
  1228. * APB1ENR TIM6EN LL_APB1_GRP1_DisableClock\n
  1229. * APB1ENR TIM7EN LL_APB1_GRP1_DisableClock\n
  1230. * APB1ENR TIM12EN LL_APB1_GRP1_DisableClock\n
  1231. * APB1ENR TIM13EN LL_APB1_GRP1_DisableClock\n
  1232. * APB1ENR TIM14EN LL_APB1_GRP1_DisableClock\n
  1233. * APB1ENR LPTIM1EN LL_APB1_GRP1_DisableClock\n
  1234. * APB1ENR WWDGEN LL_APB1_GRP1_DisableClock\n
  1235. * APB1ENR SPI2EN LL_APB1_GRP1_DisableClock\n
  1236. * APB1ENR SPI3EN LL_APB1_GRP1_DisableClock\n
  1237. * APB1ENR SPDIFRXEN LL_APB1_GRP1_DisableClock\n
  1238. * APB1ENR USART2EN LL_APB1_GRP1_DisableClock\n
  1239. * APB1ENR USART3EN LL_APB1_GRP1_DisableClock\n
  1240. * APB1ENR UART4EN LL_APB1_GRP1_DisableClock\n
  1241. * APB1ENR UART5EN LL_APB1_GRP1_DisableClock\n
  1242. * APB1ENR I2C1EN LL_APB1_GRP1_DisableClock\n
  1243. * APB1ENR I2C2EN LL_APB1_GRP1_DisableClock\n
  1244. * APB1ENR I2C3EN LL_APB1_GRP1_DisableClock\n
  1245. * APB1ENR FMPI2C1EN LL_APB1_GRP1_DisableClock\n
  1246. * APB1ENR CAN1EN LL_APB1_GRP1_DisableClock\n
  1247. * APB1ENR CAN2EN LL_APB1_GRP1_DisableClock\n
  1248. * APB1ENR CAN3EN LL_APB1_GRP1_DisableClock\n
  1249. * APB1ENR CECEN LL_APB1_GRP1_DisableClock\n
  1250. * APB1ENR PWREN LL_APB1_GRP1_DisableClock\n
  1251. * APB1ENR DACEN LL_APB1_GRP1_DisableClock\n
  1252. * APB1ENR UART7EN LL_APB1_GRP1_DisableClock\n
  1253. * APB1ENR UART8EN LL_APB1_GRP1_DisableClock\n
  1254. * APB1ENR RTCAPBEN LL_APB1_GRP1_DisableClock
  1255. * @param Periphs This parameter can be a combination of the following values:
  1256. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 (*)
  1257. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 (*)
  1258. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*)
  1259. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1260. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*)
  1261. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*)
  1262. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*)
  1263. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*)
  1264. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*)
  1265. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1 (*)
  1266. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  1267. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*)
  1268. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  1269. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX (*)
  1270. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1271. * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*)
  1272. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  1273. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  1274. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1275. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1276. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3 (*)
  1277. * @arg @ref LL_APB1_GRP1_PERIPH_FMPI2C1 (*)
  1278. * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*)
  1279. * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*)
  1280. * @arg @ref LL_APB1_GRP1_PERIPH_CAN3 (*)
  1281. * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*)
  1282. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  1283. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*)
  1284. * @arg @ref LL_APB1_GRP1_PERIPH_UART7 (*)
  1285. * @arg @ref LL_APB1_GRP1_PERIPH_UART8 (*)
  1286. * @arg @ref LL_APB1_GRP1_PERIPH_RTCAPB (*)
  1287. *
  1288. * (*) value not defined in all devices.
  1289. * @retval None
  1290. */
  1291. __STATIC_INLINE void LL_APB1_GRP1_DisableClock(uint32_t Periphs)
  1292. {
  1293. CLEAR_BIT(RCC->APB1ENR, Periphs);
  1294. }
  1295. /**
  1296. * @brief Force APB1 peripherals reset.
  1297. * @rmtoll APB1RSTR TIM2RST LL_APB1_GRP1_ForceReset\n
  1298. * APB1RSTR TIM3RST LL_APB1_GRP1_ForceReset\n
  1299. * APB1RSTR TIM4RST LL_APB1_GRP1_ForceReset\n
  1300. * APB1RSTR TIM5RST LL_APB1_GRP1_ForceReset\n
  1301. * APB1RSTR TIM6RST LL_APB1_GRP1_ForceReset\n
  1302. * APB1RSTR TIM7RST LL_APB1_GRP1_ForceReset\n
  1303. * APB1RSTR TIM12RST LL_APB1_GRP1_ForceReset\n
  1304. * APB1RSTR TIM13RST LL_APB1_GRP1_ForceReset\n
  1305. * APB1RSTR TIM14RST LL_APB1_GRP1_ForceReset\n
  1306. * APB1RSTR LPTIM1RST LL_APB1_GRP1_ForceReset\n
  1307. * APB1RSTR WWDGRST LL_APB1_GRP1_ForceReset\n
  1308. * APB1RSTR SPI2RST LL_APB1_GRP1_ForceReset\n
  1309. * APB1RSTR SPI3RST LL_APB1_GRP1_ForceReset\n
  1310. * APB1RSTR SPDIFRXRST LL_APB1_GRP1_ForceReset\n
  1311. * APB1RSTR USART2RST LL_APB1_GRP1_ForceReset\n
  1312. * APB1RSTR USART3RST LL_APB1_GRP1_ForceReset\n
  1313. * APB1RSTR UART4RST LL_APB1_GRP1_ForceReset\n
  1314. * APB1RSTR UART5RST LL_APB1_GRP1_ForceReset\n
  1315. * APB1RSTR I2C1RST LL_APB1_GRP1_ForceReset\n
  1316. * APB1RSTR I2C2RST LL_APB1_GRP1_ForceReset\n
  1317. * APB1RSTR I2C3RST LL_APB1_GRP1_ForceReset\n
  1318. * APB1RSTR FMPI2C1RST LL_APB1_GRP1_ForceReset\n
  1319. * APB1RSTR CAN1RST LL_APB1_GRP1_ForceReset\n
  1320. * APB1RSTR CAN2RST LL_APB1_GRP1_ForceReset\n
  1321. * APB1RSTR CAN3RST LL_APB1_GRP1_ForceReset\n
  1322. * APB1RSTR CECRST LL_APB1_GRP1_ForceReset\n
  1323. * APB1RSTR PWRRST LL_APB1_GRP1_ForceReset\n
  1324. * APB1RSTR DACRST LL_APB1_GRP1_ForceReset\n
  1325. * APB1RSTR UART7RST LL_APB1_GRP1_ForceReset\n
  1326. * APB1RSTR UART8RST LL_APB1_GRP1_ForceReset
  1327. * @param Periphs This parameter can be a combination of the following values:
  1328. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 (*)
  1329. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 (*)
  1330. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*)
  1331. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1332. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*)
  1333. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*)
  1334. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*)
  1335. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*)
  1336. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*)
  1337. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1 (*)
  1338. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  1339. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*)
  1340. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  1341. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX (*)
  1342. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1343. * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*)
  1344. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  1345. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  1346. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1347. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1348. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3 (*)
  1349. * @arg @ref LL_APB1_GRP1_PERIPH_FMPI2C1 (*)
  1350. * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*)
  1351. * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*)
  1352. * @arg @ref LL_APB1_GRP1_PERIPH_CAN3 (*)
  1353. * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*)
  1354. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  1355. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*)
  1356. * @arg @ref LL_APB1_GRP1_PERIPH_UART7 (*)
  1357. * @arg @ref LL_APB1_GRP1_PERIPH_UART8 (*)
  1358. *
  1359. * (*) value not defined in all devices.
  1360. * @retval None
  1361. */
  1362. __STATIC_INLINE void LL_APB1_GRP1_ForceReset(uint32_t Periphs)
  1363. {
  1364. SET_BIT(RCC->APB1RSTR, Periphs);
  1365. }
  1366. /**
  1367. * @brief Release APB1 peripherals reset.
  1368. * @rmtoll APB1RSTR TIM2RST LL_APB1_GRP1_ReleaseReset\n
  1369. * APB1RSTR TIM3RST LL_APB1_GRP1_ReleaseReset\n
  1370. * APB1RSTR TIM4RST LL_APB1_GRP1_ReleaseReset\n
  1371. * APB1RSTR TIM5RST LL_APB1_GRP1_ReleaseReset\n
  1372. * APB1RSTR TIM6RST LL_APB1_GRP1_ReleaseReset\n
  1373. * APB1RSTR TIM7RST LL_APB1_GRP1_ReleaseReset\n
  1374. * APB1RSTR TIM12RST LL_APB1_GRP1_ReleaseReset\n
  1375. * APB1RSTR TIM13RST LL_APB1_GRP1_ReleaseReset\n
  1376. * APB1RSTR TIM14RST LL_APB1_GRP1_ReleaseReset\n
  1377. * APB1RSTR LPTIM1RST LL_APB1_GRP1_ReleaseReset\n
  1378. * APB1RSTR WWDGRST LL_APB1_GRP1_ReleaseReset\n
  1379. * APB1RSTR SPI2RST LL_APB1_GRP1_ReleaseReset\n
  1380. * APB1RSTR SPI3RST LL_APB1_GRP1_ReleaseReset\n
  1381. * APB1RSTR SPDIFRXRST LL_APB1_GRP1_ReleaseReset\n
  1382. * APB1RSTR USART2RST LL_APB1_GRP1_ReleaseReset\n
  1383. * APB1RSTR USART3RST LL_APB1_GRP1_ReleaseReset\n
  1384. * APB1RSTR UART4RST LL_APB1_GRP1_ReleaseReset\n
  1385. * APB1RSTR UART5RST LL_APB1_GRP1_ReleaseReset\n
  1386. * APB1RSTR I2C1RST LL_APB1_GRP1_ReleaseReset\n
  1387. * APB1RSTR I2C2RST LL_APB1_GRP1_ReleaseReset\n
  1388. * APB1RSTR I2C3RST LL_APB1_GRP1_ReleaseReset\n
  1389. * APB1RSTR FMPI2C1RST LL_APB1_GRP1_ReleaseReset\n
  1390. * APB1RSTR CAN1RST LL_APB1_GRP1_ReleaseReset\n
  1391. * APB1RSTR CAN2RST LL_APB1_GRP1_ReleaseReset\n
  1392. * APB1RSTR CAN3RST LL_APB1_GRP1_ReleaseReset\n
  1393. * APB1RSTR CECRST LL_APB1_GRP1_ReleaseReset\n
  1394. * APB1RSTR PWRRST LL_APB1_GRP1_ReleaseReset\n
  1395. * APB1RSTR DACRST LL_APB1_GRP1_ReleaseReset\n
  1396. * APB1RSTR UART7RST LL_APB1_GRP1_ReleaseReset\n
  1397. * APB1RSTR UART8RST LL_APB1_GRP1_ReleaseReset
  1398. * @param Periphs This parameter can be a combination of the following values:
  1399. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 (*)
  1400. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 (*)
  1401. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*)
  1402. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1403. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*)
  1404. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*)
  1405. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*)
  1406. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*)
  1407. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*)
  1408. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1 (*)
  1409. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  1410. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*)
  1411. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  1412. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX (*)
  1413. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1414. * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*)
  1415. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  1416. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  1417. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1418. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1419. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3 (*)
  1420. * @arg @ref LL_APB1_GRP1_PERIPH_FMPI2C1 (*)
  1421. * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*)
  1422. * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*)
  1423. * @arg @ref LL_APB1_GRP1_PERIPH_CAN3 (*)
  1424. * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*)
  1425. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  1426. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*)
  1427. * @arg @ref LL_APB1_GRP1_PERIPH_UART7 (*)
  1428. * @arg @ref LL_APB1_GRP1_PERIPH_UART8 (*)
  1429. *
  1430. * (*) value not defined in all devices.
  1431. * @retval None
  1432. */
  1433. __STATIC_INLINE void LL_APB1_GRP1_ReleaseReset(uint32_t Periphs)
  1434. {
  1435. CLEAR_BIT(RCC->APB1RSTR, Periphs);
  1436. }
  1437. /**
  1438. * @brief Enable APB1 peripheral clocks in low-power mode
  1439. * @rmtoll APB1LPENR TIM2LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1440. * APB1LPENR TIM3LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1441. * APB1LPENR TIM4LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1442. * APB1LPENR TIM5LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1443. * APB1LPENR TIM6LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1444. * APB1LPENR TIM7LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1445. * APB1LPENR TIM12LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1446. * APB1LPENR TIM13LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1447. * APB1LPENR TIM14LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1448. * APB1LPENR LPTIM1LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1449. * APB1LPENR WWDGLPEN LL_APB1_GRP1_EnableClockLowPower\n
  1450. * APB1LPENR SPI2LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1451. * APB1LPENR SPI3LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1452. * APB1LPENR SPDIFRXLPEN LL_APB1_GRP1_EnableClockLowPower\n
  1453. * APB1LPENR USART2LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1454. * APB1LPENR USART3LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1455. * APB1LPENR UART4LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1456. * APB1LPENR UART5LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1457. * APB1LPENR I2C1LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1458. * APB1LPENR I2C2LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1459. * APB1LPENR I2C3LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1460. * APB1LPENR FMPI2C1LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1461. * APB1LPENR CAN1LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1462. * APB1LPENR CAN2LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1463. * APB1LPENR CAN3LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1464. * APB1LPENR CECLPEN LL_APB1_GRP1_EnableClockLowPower\n
  1465. * APB1LPENR PWRLPEN LL_APB1_GRP1_EnableClockLowPower\n
  1466. * APB1LPENR DACLPEN LL_APB1_GRP1_EnableClockLowPower\n
  1467. * APB1LPENR UART7LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1468. * APB1LPENR UART8LPEN LL_APB1_GRP1_EnableClockLowPower\n
  1469. * APB1LPENR RTCAPBLPEN LL_APB1_GRP1_EnableClockLowPower
  1470. * @param Periphs This parameter can be a combination of the following values:
  1471. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 (*)
  1472. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 (*)
  1473. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*)
  1474. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1475. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*)
  1476. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*)
  1477. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*)
  1478. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*)
  1479. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*)
  1480. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1 (*)
  1481. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  1482. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*)
  1483. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  1484. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX (*)
  1485. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1486. * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*)
  1487. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  1488. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  1489. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1490. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1491. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3 (*)
  1492. * @arg @ref LL_APB1_GRP1_PERIPH_FMPI2C1 (*)
  1493. * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*)
  1494. * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*)
  1495. * @arg @ref LL_APB1_GRP1_PERIPH_CAN3 (*)
  1496. * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*)
  1497. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  1498. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*)
  1499. * @arg @ref LL_APB1_GRP1_PERIPH_UART7 (*)
  1500. * @arg @ref LL_APB1_GRP1_PERIPH_UART8 (*)
  1501. * @arg @ref LL_APB1_GRP1_PERIPH_RTCAPB (*)
  1502. *
  1503. * (*) value not defined in all devices.
  1504. * @retval None
  1505. */
  1506. __STATIC_INLINE void LL_APB1_GRP1_EnableClockLowPower(uint32_t Periphs)
  1507. {
  1508. __IO uint32_t tmpreg;
  1509. SET_BIT(RCC->APB1LPENR, Periphs);
  1510. /* Delay after an RCC peripheral clock enabling */
  1511. tmpreg = READ_BIT(RCC->APB1LPENR, Periphs);
  1512. (void)tmpreg;
  1513. }
  1514. /**
  1515. * @brief Disable APB1 peripheral clocks in low-power mode
  1516. * @rmtoll APB1LPENR TIM2LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1517. * APB1LPENR TIM3LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1518. * APB1LPENR TIM4LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1519. * APB1LPENR TIM5LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1520. * APB1LPENR TIM6LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1521. * APB1LPENR TIM7LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1522. * APB1LPENR TIM12LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1523. * APB1LPENR TIM13LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1524. * APB1LPENR TIM14LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1525. * APB1LPENR LPTIM1LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1526. * APB1LPENR WWDGLPEN LL_APB1_GRP1_DisableClockLowPower\n
  1527. * APB1LPENR SPI2LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1528. * APB1LPENR SPI3LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1529. * APB1LPENR SPDIFRXLPEN LL_APB1_GRP1_DisableClockLowPower\n
  1530. * APB1LPENR USART2LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1531. * APB1LPENR USART3LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1532. * APB1LPENR UART4LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1533. * APB1LPENR UART5LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1534. * APB1LPENR I2C1LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1535. * APB1LPENR I2C2LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1536. * APB1LPENR I2C3LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1537. * APB1LPENR FMPI2C1LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1538. * APB1LPENR CAN1LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1539. * APB1LPENR CAN2LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1540. * APB1LPENR CAN3LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1541. * APB1LPENR CECLPEN LL_APB1_GRP1_DisableClockLowPower\n
  1542. * APB1LPENR PWRLPEN LL_APB1_GRP1_DisableClockLowPower\n
  1543. * APB1LPENR DACLPEN LL_APB1_GRP1_DisableClockLowPower\n
  1544. * APB1LPENR UART7LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1545. * APB1LPENR UART8LPEN LL_APB1_GRP1_DisableClockLowPower\n
  1546. * APB1LPENR RTCAPBLPEN LL_APB1_GRP1_DisableClockLowPower
  1547. * @param Periphs This parameter can be a combination of the following values:
  1548. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 (*)
  1549. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 (*)
  1550. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*)
  1551. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1552. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*)
  1553. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*)
  1554. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*)
  1555. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*)
  1556. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*)
  1557. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1 (*)
  1558. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG
  1559. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*)
  1560. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*)
  1561. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX (*)
  1562. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1563. * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*)
  1564. * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*)
  1565. * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*)
  1566. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1567. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1568. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3 (*)
  1569. * @arg @ref LL_APB1_GRP1_PERIPH_FMPI2C1 (*)
  1570. * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*)
  1571. * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*)
  1572. * @arg @ref LL_APB1_GRP1_PERIPH_CAN3 (*)
  1573. * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*)
  1574. * @arg @ref LL_APB1_GRP1_PERIPH_PWR
  1575. * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*)
  1576. * @arg @ref LL_APB1_GRP1_PERIPH_UART7 (*)
  1577. * @arg @ref LL_APB1_GRP1_PERIPH_UART8 (*)
  1578. * @arg @ref LL_APB1_GRP1_PERIPH_RTCAPB (*)
  1579. *
  1580. * (*) value not defined in all devices.
  1581. * @retval None
  1582. */
  1583. __STATIC_INLINE void LL_APB1_GRP1_DisableClockLowPower(uint32_t Periphs)
  1584. {
  1585. CLEAR_BIT(RCC->APB1LPENR, Periphs);
  1586. }
  1587. /**
  1588. * @}
  1589. */
  1590. /** @defgroup BUS_LL_EF_APB2 APB2
  1591. * @{
  1592. */
  1593. /**
  1594. * @brief Enable APB2 peripherals clock.
  1595. * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_EnableClock\n
  1596. * APB2ENR TIM8EN LL_APB2_GRP1_EnableClock\n
  1597. * APB2ENR USART1EN LL_APB2_GRP1_EnableClock\n
  1598. * APB2ENR USART6EN LL_APB2_GRP1_EnableClock\n
  1599. * APB2ENR UART9EN LL_APB2_GRP1_EnableClock\n
  1600. * APB2ENR UART10EN LL_APB2_GRP1_EnableClock\n
  1601. * APB2ENR ADC1EN LL_APB2_GRP1_EnableClock\n
  1602. * APB2ENR ADC2EN LL_APB2_GRP1_EnableClock\n
  1603. * APB2ENR ADC3EN LL_APB2_GRP1_EnableClock\n
  1604. * APB2ENR SDIOEN LL_APB2_GRP1_EnableClock\n
  1605. * APB2ENR SPI1EN LL_APB2_GRP1_EnableClock\n
  1606. * APB2ENR SPI4EN LL_APB2_GRP1_EnableClock\n
  1607. * APB2ENR SYSCFGEN LL_APB2_GRP1_EnableClock\n
  1608. * APB2ENR EXTITEN LL_APB2_GRP1_EnableClock\n
  1609. * APB2ENR TIM9EN LL_APB2_GRP1_EnableClock\n
  1610. * APB2ENR TIM10EN LL_APB2_GRP1_EnableClock\n
  1611. * APB2ENR TIM11EN LL_APB2_GRP1_EnableClock\n
  1612. * APB2ENR SPI5EN LL_APB2_GRP1_EnableClock\n
  1613. * APB2ENR SPI6EN LL_APB2_GRP1_EnableClock\n
  1614. * APB2ENR SAI1EN LL_APB2_GRP1_EnableClock\n
  1615. * APB2ENR SAI2EN LL_APB2_GRP1_EnableClock\n
  1616. * APB2ENR LTDCEN LL_APB2_GRP1_EnableClock\n
  1617. * APB2ENR DSIEN LL_APB2_GRP1_EnableClock\n
  1618. * APB2ENR DFSDM1EN LL_APB2_GRP1_EnableClock\n
  1619. * APB2ENR DFSDM2EN LL_APB2_GRP1_EnableClock
  1620. * @param Periphs This parameter can be a combination of the following values:
  1621. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  1622. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*)
  1623. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  1624. * @arg @ref LL_APB2_GRP1_PERIPH_USART6 (*)
  1625. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  1626. * @arg @ref LL_APB2_GRP1_PERIPH_UART10 (*)
  1627. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  1628. * @arg @ref LL_APB2_GRP1_PERIPH_ADC2 (*)
  1629. * @arg @ref LL_APB2_GRP1_PERIPH_ADC3 (*)
  1630. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  1631. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  1632. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4 (*)
  1633. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  1634. * @arg @ref LL_APB2_GRP1_PERIPH_EXTI (*)
  1635. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  1636. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*)
  1637. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  1638. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5 (*)
  1639. * @arg @ref LL_APB2_GRP1_PERIPH_SPI6 (*)
  1640. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1 (*)
  1641. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  1642. * @arg @ref LL_APB2_GRP1_PERIPH_LTDC (*)
  1643. * @arg @ref LL_APB2_GRP1_PERIPH_DSI (*)
  1644. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1 (*)
  1645. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM2 (*)
  1646. *
  1647. * (*) value not defined in all devices.
  1648. * @retval None
  1649. */
  1650. __STATIC_INLINE void LL_APB2_GRP1_EnableClock(uint32_t Periphs)
  1651. {
  1652. __IO uint32_t tmpreg;
  1653. SET_BIT(RCC->APB2ENR, Periphs);
  1654. /* Delay after an RCC peripheral clock enabling */
  1655. tmpreg = READ_BIT(RCC->APB2ENR, Periphs);
  1656. (void)tmpreg;
  1657. }
  1658. /**
  1659. * @brief Check if APB2 peripheral clock is enabled or not
  1660. * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_IsEnabledClock\n
  1661. * APB2ENR TIM8EN LL_APB2_GRP1_IsEnabledClock\n
  1662. * APB2ENR USART1EN LL_APB2_GRP1_IsEnabledClock\n
  1663. * APB2ENR USART6EN LL_APB2_GRP1_IsEnabledClock\n
  1664. * APB2ENR UART9EN LL_APB2_GRP1_IsEnabledClock\n
  1665. * APB2ENR UART10EN LL_APB2_GRP1_IsEnabledClock\n
  1666. * APB2ENR ADC1EN LL_APB2_GRP1_IsEnabledClock\n
  1667. * APB2ENR ADC2EN LL_APB2_GRP1_IsEnabledClock\n
  1668. * APB2ENR ADC3EN LL_APB2_GRP1_IsEnabledClock\n
  1669. * APB2ENR SDIOEN LL_APB2_GRP1_IsEnabledClock\n
  1670. * APB2ENR SPI1EN LL_APB2_GRP1_IsEnabledClock\n
  1671. * APB2ENR SPI4EN LL_APB2_GRP1_IsEnabledClock\n
  1672. * APB2ENR SYSCFGEN LL_APB2_GRP1_IsEnabledClock\n
  1673. * APB2ENR EXTITEN LL_APB2_GRP1_IsEnabledClock\n
  1674. * APB2ENR TIM9EN LL_APB2_GRP1_IsEnabledClock\n
  1675. * APB2ENR TIM10EN LL_APB2_GRP1_IsEnabledClock\n
  1676. * APB2ENR TIM11EN LL_APB2_GRP1_IsEnabledClock\n
  1677. * APB2ENR SPI5EN LL_APB2_GRP1_IsEnabledClock\n
  1678. * APB2ENR SPI6EN LL_APB2_GRP1_IsEnabledClock\n
  1679. * APB2ENR SAI1EN LL_APB2_GRP1_IsEnabledClock\n
  1680. * APB2ENR SAI2EN LL_APB2_GRP1_IsEnabledClock\n
  1681. * APB2ENR LTDCEN LL_APB2_GRP1_IsEnabledClock\n
  1682. * APB2ENR DSIEN LL_APB2_GRP1_IsEnabledClock\n
  1683. * APB2ENR DFSDM1EN LL_APB2_GRP1_IsEnabledClock\n
  1684. * APB2ENR DFSDM2EN LL_APB2_GRP1_IsEnabledClock
  1685. * @param Periphs This parameter can be a combination of the following values:
  1686. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  1687. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*)
  1688. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  1689. * @arg @ref LL_APB2_GRP1_PERIPH_USART6 (*)
  1690. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  1691. * @arg @ref LL_APB2_GRP1_PERIPH_UART10 (*)
  1692. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  1693. * @arg @ref LL_APB2_GRP1_PERIPH_ADC2 (*)
  1694. * @arg @ref LL_APB2_GRP1_PERIPH_ADC3 (*)
  1695. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  1696. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  1697. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4 (*)
  1698. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  1699. * @arg @ref LL_APB2_GRP1_PERIPH_EXTI (*)
  1700. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  1701. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*)
  1702. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  1703. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5 (*)
  1704. * @arg @ref LL_APB2_GRP1_PERIPH_SPI6 (*)
  1705. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1 (*)
  1706. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  1707. * @arg @ref LL_APB2_GRP1_PERIPH_LTDC (*)
  1708. * @arg @ref LL_APB2_GRP1_PERIPH_DSI (*)
  1709. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1 (*)
  1710. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM2 (*)
  1711. *
  1712. * (*) value not defined in all devices.
  1713. * @retval State of Periphs (1 or 0).
  1714. */
  1715. __STATIC_INLINE uint32_t LL_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
  1716. {
  1717. return (READ_BIT(RCC->APB2ENR, Periphs) == Periphs);
  1718. }
  1719. /**
  1720. * @brief Disable APB2 peripherals clock.
  1721. * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_DisableClock\n
  1722. * APB2ENR TIM8EN LL_APB2_GRP1_DisableClock\n
  1723. * APB2ENR USART1EN LL_APB2_GRP1_DisableClock\n
  1724. * APB2ENR USART6EN LL_APB2_GRP1_DisableClock\n
  1725. * APB2ENR UART9EN LL_APB2_GRP1_DisableClock\n
  1726. * APB2ENR UART10EN LL_APB2_GRP1_DisableClock\n
  1727. * APB2ENR ADC1EN LL_APB2_GRP1_DisableClock\n
  1728. * APB2ENR ADC2EN LL_APB2_GRP1_DisableClock\n
  1729. * APB2ENR ADC3EN LL_APB2_GRP1_DisableClock\n
  1730. * APB2ENR SDIOEN LL_APB2_GRP1_DisableClock\n
  1731. * APB2ENR SPI1EN LL_APB2_GRP1_DisableClock\n
  1732. * APB2ENR SPI4EN LL_APB2_GRP1_DisableClock\n
  1733. * APB2ENR SYSCFGEN LL_APB2_GRP1_DisableClock\n
  1734. * APB2ENR EXTITEN LL_APB2_GRP1_DisableClock\n
  1735. * APB2ENR TIM9EN LL_APB2_GRP1_DisableClock\n
  1736. * APB2ENR TIM10EN LL_APB2_GRP1_DisableClock\n
  1737. * APB2ENR TIM11EN LL_APB2_GRP1_DisableClock\n
  1738. * APB2ENR SPI5EN LL_APB2_GRP1_DisableClock\n
  1739. * APB2ENR SPI6EN LL_APB2_GRP1_DisableClock\n
  1740. * APB2ENR SAI1EN LL_APB2_GRP1_DisableClock\n
  1741. * APB2ENR SAI2EN LL_APB2_GRP1_DisableClock\n
  1742. * APB2ENR LTDCEN LL_APB2_GRP1_DisableClock\n
  1743. * APB2ENR DSIEN LL_APB2_GRP1_DisableClock\n
  1744. * APB2ENR DFSDM1EN LL_APB2_GRP1_DisableClock\n
  1745. * APB2ENR DFSDM2EN LL_APB2_GRP1_DisableClock
  1746. * @param Periphs This parameter can be a combination of the following values:
  1747. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  1748. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*)
  1749. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  1750. * @arg @ref LL_APB2_GRP1_PERIPH_USART6 (*)
  1751. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  1752. * @arg @ref LL_APB2_GRP1_PERIPH_UART10 (*)
  1753. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  1754. * @arg @ref LL_APB2_GRP1_PERIPH_ADC2 (*)
  1755. * @arg @ref LL_APB2_GRP1_PERIPH_ADC3 (*)
  1756. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  1757. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  1758. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4 (*)
  1759. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  1760. * @arg @ref LL_APB2_GRP1_PERIPH_EXTI (*)
  1761. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  1762. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*)
  1763. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  1764. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5 (*)
  1765. * @arg @ref LL_APB2_GRP1_PERIPH_SPI6 (*)
  1766. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1 (*)
  1767. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  1768. * @arg @ref LL_APB2_GRP1_PERIPH_LTDC (*)
  1769. * @arg @ref LL_APB2_GRP1_PERIPH_DSI (*)
  1770. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1 (*)
  1771. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM2 (*)
  1772. *
  1773. * (*) value not defined in all devices.
  1774. * @retval None
  1775. */
  1776. __STATIC_INLINE void LL_APB2_GRP1_DisableClock(uint32_t Periphs)
  1777. {
  1778. CLEAR_BIT(RCC->APB2ENR, Periphs);
  1779. }
  1780. /**
  1781. * @brief Force APB2 peripherals reset.
  1782. * @rmtoll APB2RSTR TIM1RST LL_APB2_GRP1_ForceReset\n
  1783. * APB2RSTR TIM8RST LL_APB2_GRP1_ForceReset\n
  1784. * APB2RSTR USART1RST LL_APB2_GRP1_ForceReset\n
  1785. * APB2RSTR USART6RST LL_APB2_GRP1_ForceReset\n
  1786. * APB2RSTR UART9RST LL_APB2_GRP1_ForceReset\n
  1787. * APB2RSTR UART10RST LL_APB2_GRP1_ForceReset\n
  1788. * APB2RSTR ADCRST LL_APB2_GRP1_ForceReset\n
  1789. * APB2RSTR SDIORST LL_APB2_GRP1_ForceReset\n
  1790. * APB2RSTR SPI1RST LL_APB2_GRP1_ForceReset\n
  1791. * APB2RSTR SPI4RST LL_APB2_GRP1_ForceReset\n
  1792. * APB2RSTR SYSCFGRST LL_APB2_GRP1_ForceReset\n
  1793. * APB2RSTR TIM9RST LL_APB2_GRP1_ForceReset\n
  1794. * APB2RSTR TIM10RST LL_APB2_GRP1_ForceReset\n
  1795. * APB2RSTR TIM11RST LL_APB2_GRP1_ForceReset\n
  1796. * APB2RSTR SPI5RST LL_APB2_GRP1_ForceReset\n
  1797. * APB2RSTR SPI6RST LL_APB2_GRP1_ForceReset\n
  1798. * APB2RSTR SAI1RST LL_APB2_GRP1_ForceReset\n
  1799. * APB2RSTR SAI2RST LL_APB2_GRP1_ForceReset\n
  1800. * APB2RSTR LTDCRST LL_APB2_GRP1_ForceReset\n
  1801. * APB2RSTR DSIRST LL_APB2_GRP1_ForceReset\n
  1802. * APB2RSTR DFSDM1RST LL_APB2_GRP1_ForceReset\n
  1803. * APB2RSTR DFSDM2RST LL_APB2_GRP1_ForceReset
  1804. * @param Periphs This parameter can be a combination of the following values:
  1805. * @arg @ref LL_APB2_GRP1_PERIPH_ALL
  1806. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  1807. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*)
  1808. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  1809. * @arg @ref LL_APB2_GRP1_PERIPH_USART6 (*)
  1810. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  1811. * @arg @ref LL_APB2_GRP1_PERIPH_UART10 (*)
  1812. * @arg @ref LL_APB2_GRP1_PERIPH_ADC
  1813. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  1814. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  1815. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4 (*)
  1816. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  1817. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  1818. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*)
  1819. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  1820. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5 (*)
  1821. * @arg @ref LL_APB2_GRP1_PERIPH_SPI6 (*)
  1822. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1 (*)
  1823. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  1824. * @arg @ref LL_APB2_GRP1_PERIPH_LTDC (*)
  1825. * @arg @ref LL_APB2_GRP1_PERIPH_DSI (*)
  1826. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1 (*)
  1827. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM2 (*)
  1828. *
  1829. * (*) value not defined in all devices.
  1830. * @retval None
  1831. */
  1832. __STATIC_INLINE void LL_APB2_GRP1_ForceReset(uint32_t Periphs)
  1833. {
  1834. SET_BIT(RCC->APB2RSTR, Periphs);
  1835. }
  1836. /**
  1837. * @brief Release APB2 peripherals reset.
  1838. * @rmtoll APB2RSTR TIM1RST LL_APB2_GRP1_ReleaseReset\n
  1839. * APB2RSTR TIM8RST LL_APB2_GRP1_ReleaseReset\n
  1840. * APB2RSTR USART1RST LL_APB2_GRP1_ReleaseReset\n
  1841. * APB2RSTR USART6RST LL_APB2_GRP1_ReleaseReset\n
  1842. * APB2RSTR UART9RST LL_APB2_GRP1_ReleaseReset\n
  1843. * APB2RSTR UART10RST LL_APB2_GRP1_ReleaseReset\n
  1844. * APB2RSTR ADCRST LL_APB2_GRP1_ReleaseReset\n
  1845. * APB2RSTR SDIORST LL_APB2_GRP1_ReleaseReset\n
  1846. * APB2RSTR SPI1RST LL_APB2_GRP1_ReleaseReset\n
  1847. * APB2RSTR SPI4RST LL_APB2_GRP1_ReleaseReset\n
  1848. * APB2RSTR SYSCFGRST LL_APB2_GRP1_ReleaseReset\n
  1849. * APB2RSTR TIM9RST LL_APB2_GRP1_ReleaseReset\n
  1850. * APB2RSTR TIM10RST LL_APB2_GRP1_ReleaseReset\n
  1851. * APB2RSTR TIM11RST LL_APB2_GRP1_ReleaseReset\n
  1852. * APB2RSTR SPI5RST LL_APB2_GRP1_ReleaseReset\n
  1853. * APB2RSTR SPI6RST LL_APB2_GRP1_ReleaseReset\n
  1854. * APB2RSTR SAI1RST LL_APB2_GRP1_ReleaseReset\n
  1855. * APB2RSTR SAI2RST LL_APB2_GRP1_ReleaseReset\n
  1856. * APB2RSTR LTDCRST LL_APB2_GRP1_ReleaseReset\n
  1857. * APB2RSTR DSIRST LL_APB2_GRP1_ReleaseReset\n
  1858. * APB2RSTR DFSDM1RST LL_APB2_GRP1_ReleaseReset\n
  1859. * APB2RSTR DFSDM2RST LL_APB2_GRP1_ReleaseReset
  1860. * @param Periphs This parameter can be a combination of the following values:
  1861. * @arg @ref LL_APB2_GRP1_PERIPH_ALL
  1862. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  1863. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*)
  1864. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  1865. * @arg @ref LL_APB2_GRP1_PERIPH_USART6 (*)
  1866. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  1867. * @arg @ref LL_APB2_GRP1_PERIPH_UART10 (*)
  1868. * @arg @ref LL_APB2_GRP1_PERIPH_ADC
  1869. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  1870. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  1871. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4 (*)
  1872. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  1873. * @arg @ref LL_APB2_GRP1_PERIPH_EXTI (*)
  1874. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  1875. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*)
  1876. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  1877. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5 (*)
  1878. * @arg @ref LL_APB2_GRP1_PERIPH_SPI6 (*)
  1879. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1 (*)
  1880. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  1881. * @arg @ref LL_APB2_GRP1_PERIPH_LTDC (*)
  1882. * @arg @ref LL_APB2_GRP1_PERIPH_DSI (*)
  1883. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1 (*)
  1884. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM2 (*)
  1885. *
  1886. * (*) value not defined in all devices.
  1887. * @retval None
  1888. */
  1889. __STATIC_INLINE void LL_APB2_GRP1_ReleaseReset(uint32_t Periphs)
  1890. {
  1891. CLEAR_BIT(RCC->APB2RSTR, Periphs);
  1892. }
  1893. /**
  1894. * @brief Enable APB2 peripheral clocks in low-power mode
  1895. * @rmtoll APB2LPENR TIM1LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1896. * APB2LPENR TIM8LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1897. * APB2LPENR USART1LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1898. * APB2LPENR USART6LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1899. * APB2LPENR UART9LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1900. * APB2LPENR UART10LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1901. * APB2LPENR ADC1LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1902. * APB2LPENR ADC2LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1903. * APB2LPENR ADC3LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1904. * APB2LPENR SDIOLPEN LL_APB2_GRP1_EnableClockLowPower\n
  1905. * APB2LPENR SPI1LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1906. * APB2LPENR SPI4LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1907. * APB2LPENR SYSCFGLPEN LL_APB2_GRP1_EnableClockLowPower\n
  1908. * APB2LPENR EXTITLPEN LL_APB2_GRP1_EnableClockLowPower\n
  1909. * APB2LPENR TIM9LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1910. * APB2LPENR TIM10LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1911. * APB2LPENR TIM11LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1912. * APB2LPENR SPI5LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1913. * APB2LPENR SPI6LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1914. * APB2LPENR SAI1LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1915. * APB2LPENR SAI2LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1916. * APB2LPENR LTDCLPEN LL_APB2_GRP1_EnableClockLowPower\n
  1917. * APB2LPENR DSILPEN LL_APB2_GRP1_EnableClockLowPower\n
  1918. * APB2LPENR DFSDM1LPEN LL_APB2_GRP1_EnableClockLowPower\n
  1919. * APB2LPENR DSILPEN LL_APB2_GRP1_EnableClockLowPower\n
  1920. * APB2LPENR DFSDM2LPEN LL_APB2_GRP1_EnableClockLowPower
  1921. * @param Periphs This parameter can be a combination of the following values:
  1922. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  1923. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*)
  1924. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  1925. * @arg @ref LL_APB2_GRP1_PERIPH_USART6 (*)
  1926. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  1927. * @arg @ref LL_APB2_GRP1_PERIPH_UART10 (*)
  1928. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  1929. * @arg @ref LL_APB2_GRP1_PERIPH_ADC2 (*)
  1930. * @arg @ref LL_APB2_GRP1_PERIPH_ADC3 (*)
  1931. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  1932. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  1933. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4 (*)
  1934. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  1935. * @arg @ref LL_APB2_GRP1_PERIPH_EXTI (*)
  1936. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  1937. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*)
  1938. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  1939. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5 (*)
  1940. * @arg @ref LL_APB2_GRP1_PERIPH_SPI6 (*)
  1941. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1 (*)
  1942. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  1943. * @arg @ref LL_APB2_GRP1_PERIPH_LTDC (*)
  1944. * @arg @ref LL_APB2_GRP1_PERIPH_DSI (*)
  1945. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1 (*)
  1946. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM2 (*)
  1947. *
  1948. * (*) value not defined in all devices.
  1949. * @retval None
  1950. */
  1951. __STATIC_INLINE void LL_APB2_GRP1_EnableClockLowPower(uint32_t Periphs)
  1952. {
  1953. __IO uint32_t tmpreg;
  1954. SET_BIT(RCC->APB2LPENR, Periphs);
  1955. /* Delay after an RCC peripheral clock enabling */
  1956. tmpreg = READ_BIT(RCC->APB2LPENR, Periphs);
  1957. (void)tmpreg;
  1958. }
  1959. /**
  1960. * @brief Disable APB2 peripheral clocks in low-power mode
  1961. * @rmtoll APB2LPENR TIM1LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1962. * APB2LPENR TIM8LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1963. * APB2LPENR USART1LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1964. * APB2LPENR USART6LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1965. * APB2LPENR UART9LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1966. * APB2LPENR UART10LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1967. * APB2LPENR ADC1LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1968. * APB2LPENR ADC2LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1969. * APB2LPENR ADC3LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1970. * APB2LPENR SDIOLPEN LL_APB2_GRP1_DisableClockLowPower\n
  1971. * APB2LPENR SPI1LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1972. * APB2LPENR SPI4LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1973. * APB2LPENR SYSCFGLPEN LL_APB2_GRP1_DisableClockLowPower\n
  1974. * APB2LPENR EXTITLPEN LL_APB2_GRP1_DisableClockLowPower\n
  1975. * APB2LPENR TIM9LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1976. * APB2LPENR TIM10LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1977. * APB2LPENR TIM11LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1978. * APB2LPENR SPI5LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1979. * APB2LPENR SPI6LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1980. * APB2LPENR SAI1LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1981. * APB2LPENR SAI2LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1982. * APB2LPENR LTDCLPEN LL_APB2_GRP1_DisableClockLowPower\n
  1983. * APB2LPENR DSILPEN LL_APB2_GRP1_DisableClockLowPower\n
  1984. * APB2LPENR DFSDM1LPEN LL_APB2_GRP1_DisableClockLowPower\n
  1985. * APB2LPENR DSILPEN LL_APB2_GRP1_DisableClockLowPower\n
  1986. * APB2LPENR DFSDM2LPEN LL_APB2_GRP1_DisableClockLowPower
  1987. * @param Periphs This parameter can be a combination of the following values:
  1988. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  1989. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*)
  1990. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  1991. * @arg @ref LL_APB2_GRP1_PERIPH_USART6 (*)
  1992. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  1993. * @arg @ref LL_APB2_GRP1_PERIPH_UART10 (*)
  1994. * @arg @ref LL_APB2_GRP1_PERIPH_ADC1
  1995. * @arg @ref LL_APB2_GRP1_PERIPH_ADC2 (*)
  1996. * @arg @ref LL_APB2_GRP1_PERIPH_ADC3 (*)
  1997. * @arg @ref LL_APB2_GRP1_PERIPH_SDIO (*)
  1998. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  1999. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4 (*)
  2000. * @arg @ref LL_APB2_GRP1_PERIPH_SYSCFG
  2001. * @arg @ref LL_APB2_GRP1_PERIPH_EXTI (*)
  2002. * @arg @ref LL_APB2_GRP1_PERIPH_TIM9
  2003. * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*)
  2004. * @arg @ref LL_APB2_GRP1_PERIPH_TIM11
  2005. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5 (*)
  2006. * @arg @ref LL_APB2_GRP1_PERIPH_SPI6 (*)
  2007. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1 (*)
  2008. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  2009. * @arg @ref LL_APB2_GRP1_PERIPH_LTDC (*)
  2010. * @arg @ref LL_APB2_GRP1_PERIPH_DSI (*)
  2011. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1 (*)
  2012. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM2 (*)
  2013. *
  2014. * (*) value not defined in all devices.
  2015. * @retval None
  2016. */
  2017. __STATIC_INLINE void LL_APB2_GRP1_DisableClockLowPower(uint32_t Periphs)
  2018. {
  2019. CLEAR_BIT(RCC->APB2LPENR, Periphs);
  2020. }
  2021. /**
  2022. * @}
  2023. */
  2024. /**
  2025. * @}
  2026. */
  2027. /**
  2028. * @}
  2029. */
  2030. #endif /* defined(RCC) */
  2031. /**
  2032. * @}
  2033. */
  2034. #ifdef __cplusplus
  2035. }
  2036. #endif
  2037. #endif /* __STM32F4xx_LL_BUS_H */
  2038. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/