stm32f4xx_hal_i2s.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_hal_i2s.h
  4. * @author MCD Application Team
  5. * @brief Header file of I2S HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32F4xx_HAL_I2S_H
  21. #define STM32F4xx_HAL_I2S_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32f4xx_hal_def.h"
  27. /** @addtogroup STM32F4xx_HAL_Driver
  28. * @{
  29. */
  30. /** @addtogroup I2S
  31. * @{
  32. */
  33. /* Exported types ------------------------------------------------------------*/
  34. /** @defgroup I2S_Exported_Types I2S Exported Types
  35. * @{
  36. */
  37. /**
  38. * @brief I2S Init structure definition
  39. */
  40. typedef struct
  41. {
  42. uint32_t Mode; /*!< Specifies the I2S operating mode.
  43. This parameter can be a value of @ref I2S_Mode */
  44. uint32_t Standard; /*!< Specifies the standard used for the I2S communication.
  45. This parameter can be a value of @ref I2S_Standard */
  46. uint32_t DataFormat; /*!< Specifies the data format for the I2S communication.
  47. This parameter can be a value of @ref I2S_Data_Format */
  48. uint32_t MCLKOutput; /*!< Specifies whether the I2S MCLK output is enabled or not.
  49. This parameter can be a value of @ref I2S_MCLK_Output */
  50. uint32_t AudioFreq; /*!< Specifies the frequency selected for the I2S communication.
  51. This parameter can be a value of @ref I2S_Audio_Frequency */
  52. uint32_t CPOL; /*!< Specifies the idle state of the I2S clock.
  53. This parameter can be a value of @ref I2S_Clock_Polarity */
  54. uint32_t ClockSource; /*!< Specifies the I2S Clock Source.
  55. This parameter can be a value of @ref I2S_Clock_Source */
  56. uint32_t FullDuplexMode; /*!< Specifies the I2S FullDuplex mode.
  57. This parameter can be a value of @ref I2S_FullDuplex_Mode */
  58. } I2S_InitTypeDef;
  59. /**
  60. * @brief HAL State structures definition
  61. */
  62. typedef enum
  63. {
  64. HAL_I2S_STATE_RESET = 0x00U, /*!< I2S not yet initialized or disabled */
  65. HAL_I2S_STATE_READY = 0x01U, /*!< I2S initialized and ready for use */
  66. HAL_I2S_STATE_BUSY = 0x02U, /*!< I2S internal process is ongoing */
  67. HAL_I2S_STATE_BUSY_TX = 0x03U, /*!< Data Transmission process is ongoing */
  68. HAL_I2S_STATE_BUSY_RX = 0x04U, /*!< Data Reception process is ongoing */
  69. HAL_I2S_STATE_BUSY_TX_RX = 0x05U, /*!< Data Transmission and Reception process is ongoing */
  70. HAL_I2S_STATE_TIMEOUT = 0x06U, /*!< I2S timeout state */
  71. HAL_I2S_STATE_ERROR = 0x07U /*!< I2S error state */
  72. } HAL_I2S_StateTypeDef;
  73. /**
  74. * @brief I2S handle Structure definition
  75. */
  76. typedef struct __I2S_HandleTypeDef
  77. {
  78. SPI_TypeDef *Instance; /*!< I2S registers base address */
  79. I2S_InitTypeDef Init; /*!< I2S communication parameters */
  80. uint16_t *pTxBuffPtr; /*!< Pointer to I2S Tx transfer buffer */
  81. __IO uint16_t TxXferSize; /*!< I2S Tx transfer size */
  82. __IO uint16_t TxXferCount; /*!< I2S Tx transfer Counter */
  83. uint16_t *pRxBuffPtr; /*!< Pointer to I2S Rx transfer buffer */
  84. __IO uint16_t RxXferSize; /*!< I2S Rx transfer size */
  85. __IO uint16_t RxXferCount; /*!< I2S Rx transfer counter
  86. (This field is initialized at the
  87. same value as transfer size at the
  88. beginning of the transfer and
  89. decremented when a sample is received
  90. NbSamplesReceived = RxBufferSize-RxBufferCount) */
  91. void (*IrqHandlerISR)(struct __I2S_HandleTypeDef *hi2s); /*!< I2S function pointer on IrqHandler */
  92. DMA_HandleTypeDef *hdmatx; /*!< I2S Tx DMA handle parameters */
  93. DMA_HandleTypeDef *hdmarx; /*!< I2S Rx DMA handle parameters */
  94. __IO HAL_LockTypeDef Lock; /*!< I2S locking object */
  95. __IO HAL_I2S_StateTypeDef State; /*!< I2S communication state */
  96. __IO uint32_t ErrorCode; /*!< I2S Error code
  97. This parameter can be a value of @ref I2S_Error */
  98. #if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
  99. void (* TxCpltCallback)(struct __I2S_HandleTypeDef *hi2s); /*!< I2S Tx Completed callback */
  100. void (* RxCpltCallback)(struct __I2S_HandleTypeDef *hi2s); /*!< I2S Rx Completed callback */
  101. void (* TxRxCpltCallback)(struct __I2S_HandleTypeDef *hi2s); /*!< I2S TxRx Completed callback */
  102. void (* TxHalfCpltCallback)(struct __I2S_HandleTypeDef *hi2s); /*!< I2S Tx Half Completed callback */
  103. void (* RxHalfCpltCallback)(struct __I2S_HandleTypeDef *hi2s); /*!< I2S Rx Half Completed callback */
  104. void (* TxRxHalfCpltCallback)(struct __I2S_HandleTypeDef *hi2s); /*!< I2S TxRx Half Completed callback */
  105. void (* ErrorCallback)(struct __I2S_HandleTypeDef *hi2s); /*!< I2S Error callback */
  106. void (* MspInitCallback)(struct __I2S_HandleTypeDef *hi2s); /*!< I2S Msp Init callback */
  107. void (* MspDeInitCallback)(struct __I2S_HandleTypeDef *hi2s); /*!< I2S Msp DeInit callback */
  108. #endif /* USE_HAL_I2S_REGISTER_CALLBACKS */
  109. } I2S_HandleTypeDef;
  110. #if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
  111. /**
  112. * @brief HAL I2S Callback ID enumeration definition
  113. */
  114. typedef enum
  115. {
  116. HAL_I2S_TX_COMPLETE_CB_ID = 0x00U, /*!< I2S Tx Completed callback ID */
  117. HAL_I2S_RX_COMPLETE_CB_ID = 0x01U, /*!< I2S Rx Completed callback ID */
  118. HAL_I2S_TX_RX_COMPLETE_CB_ID = 0x02U, /*!< I2S TxRx Completed callback ID */
  119. HAL_I2S_TX_HALF_COMPLETE_CB_ID = 0x03U, /*!< I2S Tx Half Completed callback ID */
  120. HAL_I2S_RX_HALF_COMPLETE_CB_ID = 0x04U, /*!< I2S Rx Half Completed callback ID */
  121. HAL_I2S_TX_RX_HALF_COMPLETE_CB_ID = 0x05U, /*!< I2S TxRx Half Completed callback ID */
  122. HAL_I2S_ERROR_CB_ID = 0x06U, /*!< I2S Error callback ID */
  123. HAL_I2S_MSPINIT_CB_ID = 0x07U, /*!< I2S Msp Init callback ID */
  124. HAL_I2S_MSPDEINIT_CB_ID = 0x08U /*!< I2S Msp DeInit callback ID */
  125. } HAL_I2S_CallbackIDTypeDef;
  126. /**
  127. * @brief HAL I2S Callback pointer definition
  128. */
  129. typedef void (*pI2S_CallbackTypeDef)(I2S_HandleTypeDef *hi2s); /*!< pointer to an I2S callback function */
  130. #endif /* USE_HAL_I2S_REGISTER_CALLBACKS */
  131. /**
  132. * @}
  133. */
  134. /* Exported constants --------------------------------------------------------*/
  135. /** @defgroup I2S_Exported_Constants I2S Exported Constants
  136. * @{
  137. */
  138. /** @defgroup I2S_Error I2S Error
  139. * @{
  140. */
  141. #define HAL_I2S_ERROR_NONE (0x00000000U) /*!< No error */
  142. #define HAL_I2S_ERROR_TIMEOUT (0x00000001U) /*!< Timeout error */
  143. #define HAL_I2S_ERROR_OVR (0x00000002U) /*!< OVR error */
  144. #define HAL_I2S_ERROR_UDR (0x00000004U) /*!< UDR error */
  145. #define HAL_I2S_ERROR_DMA (0x00000008U) /*!< DMA transfer error */
  146. #define HAL_I2S_ERROR_PRESCALER (0x00000010U) /*!< Prescaler Calculation error */
  147. #if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
  148. #define HAL_I2S_ERROR_INVALID_CALLBACK (0x00000020U) /*!< Invalid Callback error */
  149. #endif /* USE_HAL_I2S_REGISTER_CALLBACKS */
  150. /**
  151. * @}
  152. */
  153. /** @defgroup I2S_Mode I2S Mode
  154. * @{
  155. */
  156. #define I2S_MODE_SLAVE_TX (0x00000000U)
  157. #define I2S_MODE_SLAVE_RX (SPI_I2SCFGR_I2SCFG_0)
  158. #define I2S_MODE_MASTER_TX (SPI_I2SCFGR_I2SCFG_1)
  159. #define I2S_MODE_MASTER_RX ((SPI_I2SCFGR_I2SCFG_0 | SPI_I2SCFGR_I2SCFG_1))
  160. /**
  161. * @}
  162. */
  163. /** @defgroup I2S_Standard I2S Standard
  164. * @{
  165. */
  166. #define I2S_STANDARD_PHILIPS (0x00000000U)
  167. #define I2S_STANDARD_MSB (SPI_I2SCFGR_I2SSTD_0)
  168. #define I2S_STANDARD_LSB (SPI_I2SCFGR_I2SSTD_1)
  169. #define I2S_STANDARD_PCM_SHORT ((SPI_I2SCFGR_I2SSTD_0 | SPI_I2SCFGR_I2SSTD_1))
  170. #define I2S_STANDARD_PCM_LONG ((SPI_I2SCFGR_I2SSTD_0 | SPI_I2SCFGR_I2SSTD_1 | SPI_I2SCFGR_PCMSYNC))
  171. /**
  172. * @}
  173. */
  174. /** @defgroup I2S_Data_Format I2S Data Format
  175. * @{
  176. */
  177. #define I2S_DATAFORMAT_16B (0x00000000U)
  178. #define I2S_DATAFORMAT_16B_EXTENDED (SPI_I2SCFGR_CHLEN)
  179. #define I2S_DATAFORMAT_24B ((SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN_0))
  180. #define I2S_DATAFORMAT_32B ((SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN_1))
  181. /**
  182. * @}
  183. */
  184. /** @defgroup I2S_MCLK_Output I2S MCLK Output
  185. * @{
  186. */
  187. #define I2S_MCLKOUTPUT_ENABLE (SPI_I2SPR_MCKOE)
  188. #define I2S_MCLKOUTPUT_DISABLE (0x00000000U)
  189. /**
  190. * @}
  191. */
  192. /** @defgroup I2S_Audio_Frequency I2S Audio Frequency
  193. * @{
  194. */
  195. #define I2S_AUDIOFREQ_192K (192000U)
  196. #define I2S_AUDIOFREQ_96K (96000U)
  197. #define I2S_AUDIOFREQ_48K (48000U)
  198. #define I2S_AUDIOFREQ_44K (44100U)
  199. #define I2S_AUDIOFREQ_32K (32000U)
  200. #define I2S_AUDIOFREQ_22K (22050U)
  201. #define I2S_AUDIOFREQ_16K (16000U)
  202. #define I2S_AUDIOFREQ_11K (11025U)
  203. #define I2S_AUDIOFREQ_8K (8000U)
  204. #define I2S_AUDIOFREQ_DEFAULT (2U)
  205. /**
  206. * @}
  207. */
  208. /** @defgroup I2S_FullDuplex_Mode I2S FullDuplex Mode
  209. * @{
  210. */
  211. #define I2S_FULLDUPLEXMODE_DISABLE (0x00000000U)
  212. #define I2S_FULLDUPLEXMODE_ENABLE (0x00000001U)
  213. /**
  214. * @}
  215. */
  216. /** @defgroup I2S_Clock_Polarity I2S Clock Polarity
  217. * @{
  218. */
  219. #define I2S_CPOL_LOW (0x00000000U)
  220. #define I2S_CPOL_HIGH (SPI_I2SCFGR_CKPOL)
  221. /**
  222. * @}
  223. */
  224. /** @defgroup I2S_Interrupts_Definition I2S Interrupts Definition
  225. * @{
  226. */
  227. #define I2S_IT_TXE SPI_CR2_TXEIE
  228. #define I2S_IT_RXNE SPI_CR2_RXNEIE
  229. #define I2S_IT_ERR SPI_CR2_ERRIE
  230. /**
  231. * @}
  232. */
  233. /** @defgroup I2S_Flags_Definition I2S Flags Definition
  234. * @{
  235. */
  236. #define I2S_FLAG_TXE SPI_SR_TXE
  237. #define I2S_FLAG_RXNE SPI_SR_RXNE
  238. #define I2S_FLAG_UDR SPI_SR_UDR
  239. #define I2S_FLAG_OVR SPI_SR_OVR
  240. #define I2S_FLAG_FRE SPI_SR_FRE
  241. #define I2S_FLAG_CHSIDE SPI_SR_CHSIDE
  242. #define I2S_FLAG_BSY SPI_SR_BSY
  243. #define I2S_FLAG_MASK (SPI_SR_RXNE\
  244. | SPI_SR_TXE | SPI_SR_UDR | SPI_SR_OVR | SPI_SR_FRE | SPI_SR_CHSIDE | SPI_SR_BSY)
  245. /**
  246. * @}
  247. */
  248. /** @defgroup I2S_Clock_Source I2S Clock Source Definition
  249. * @{
  250. */
  251. #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F469xx) || defined(STM32F479xx)
  252. #define I2S_CLOCK_PLL (0x00000000U)
  253. #define I2S_CLOCK_EXTERNAL (0x00000001U)
  254. #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx ||
  255. STM32F401xC || STM32F401xE || STM32F411xE || STM32F469xx || STM32F479xx */
  256. #if defined(STM32F446xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
  257. #define I2S_CLOCK_PLL (0x00000000U)
  258. #define I2S_CLOCK_EXTERNAL (0x00000001U)
  259. #define I2S_CLOCK_PLLR (0x00000002U)
  260. #define I2S_CLOCK_PLLSRC (0x00000003U)
  261. #endif /* STM32F446xx || STM32F412Zx || STM32F412Vx || STM32F412Rx || STM32F412Cx || STM32F413xx || STM32F423xx */
  262. #if defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx)
  263. #define I2S_CLOCK_PLLSRC (0x00000000U)
  264. #define I2S_CLOCK_EXTERNAL (0x00000001U)
  265. #define I2S_CLOCK_PLLR (0x00000002U)
  266. #endif /* STM32F410Tx || STM32F410Cx || STM32F410Rx */
  267. /**
  268. * @}
  269. */
  270. /**
  271. * @}
  272. */
  273. /* Exported macros -----------------------------------------------------------*/
  274. /** @defgroup I2S_Exported_macros I2S Exported Macros
  275. * @{
  276. */
  277. /** @brief Reset I2S handle state
  278. * @param __HANDLE__ specifies the I2S Handle.
  279. * @retval None
  280. */
  281. #if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
  282. #define __HAL_I2S_RESET_HANDLE_STATE(__HANDLE__) do{ \
  283. (__HANDLE__)->State = HAL_I2S_STATE_RESET; \
  284. (__HANDLE__)->MspInitCallback = NULL; \
  285. (__HANDLE__)->MspDeInitCallback = NULL; \
  286. } while(0)
  287. #else
  288. #define __HAL_I2S_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_I2S_STATE_RESET)
  289. #endif /* USE_HAL_I2S_REGISTER_CALLBACKS */
  290. /** @brief Enable the specified SPI peripheral (in I2S mode).
  291. * @param __HANDLE__ specifies the I2S Handle.
  292. * @retval None
  293. */
  294. #define __HAL_I2S_ENABLE(__HANDLE__) (SET_BIT((__HANDLE__)->Instance->I2SCFGR, SPI_I2SCFGR_I2SE))
  295. /** @brief Disable the specified SPI peripheral (in I2S mode).
  296. * @param __HANDLE__ specifies the I2S Handle.
  297. * @retval None
  298. */
  299. #define __HAL_I2S_DISABLE(__HANDLE__) (CLEAR_BIT((__HANDLE__)->Instance->I2SCFGR, SPI_I2SCFGR_I2SE))
  300. /** @brief Enable the specified I2S interrupts.
  301. * @param __HANDLE__ specifies the I2S Handle.
  302. * @param __INTERRUPT__ specifies the interrupt source to enable or disable.
  303. * This parameter can be one of the following values:
  304. * @arg I2S_IT_TXE: Tx buffer empty interrupt enable
  305. * @arg I2S_IT_RXNE: RX buffer not empty interrupt enable
  306. * @arg I2S_IT_ERR: Error interrupt enable
  307. * @retval None
  308. */
  309. #define __HAL_I2S_ENABLE_IT(__HANDLE__, __INTERRUPT__) (SET_BIT((__HANDLE__)->Instance->CR2,(__INTERRUPT__)))
  310. /** @brief Disable the specified I2S interrupts.
  311. * @param __HANDLE__ specifies the I2S Handle.
  312. * @param __INTERRUPT__ specifies the interrupt source to enable or disable.
  313. * This parameter can be one of the following values:
  314. * @arg I2S_IT_TXE: Tx buffer empty interrupt enable
  315. * @arg I2S_IT_RXNE: RX buffer not empty interrupt enable
  316. * @arg I2S_IT_ERR: Error interrupt enable
  317. * @retval None
  318. */
  319. #define __HAL_I2S_DISABLE_IT(__HANDLE__, __INTERRUPT__) (CLEAR_BIT((__HANDLE__)->Instance->CR2,(__INTERRUPT__)))
  320. /** @brief Checks if the specified I2S interrupt source is enabled or disabled.
  321. * @param __HANDLE__ specifies the I2S Handle.
  322. * This parameter can be I2S where x: 1, 2, or 3 to select the I2S peripheral.
  323. * @param __INTERRUPT__ specifies the I2S interrupt source to check.
  324. * This parameter can be one of the following values:
  325. * @arg I2S_IT_TXE: Tx buffer empty interrupt enable
  326. * @arg I2S_IT_RXNE: RX buffer not empty interrupt enable
  327. * @arg I2S_IT_ERR: Error interrupt enable
  328. * @retval The new state of __IT__ (TRUE or FALSE).
  329. */
  330. #define __HAL_I2S_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR2\
  331. & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
  332. /** @brief Checks whether the specified I2S flag is set or not.
  333. * @param __HANDLE__ specifies the I2S Handle.
  334. * @param __FLAG__ specifies the flag to check.
  335. * This parameter can be one of the following values:
  336. * @arg I2S_FLAG_RXNE: Receive buffer not empty flag
  337. * @arg I2S_FLAG_TXE: Transmit buffer empty flag
  338. * @arg I2S_FLAG_UDR: Underrun flag
  339. * @arg I2S_FLAG_OVR: Overrun flag
  340. * @arg I2S_FLAG_FRE: Frame error flag
  341. * @arg I2S_FLAG_CHSIDE: Channel Side flag
  342. * @arg I2S_FLAG_BSY: Busy flag
  343. * @retval The new state of __FLAG__ (TRUE or FALSE).
  344. */
  345. #define __HAL_I2S_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
  346. /** @brief Clears the I2S OVR pending flag.
  347. * @param __HANDLE__ specifies the I2S Handle.
  348. * @retval None
  349. */
  350. #define __HAL_I2S_CLEAR_OVRFLAG(__HANDLE__) do{ \
  351. __IO uint32_t tmpreg_ovr = 0x00U; \
  352. tmpreg_ovr = (__HANDLE__)->Instance->DR; \
  353. tmpreg_ovr = (__HANDLE__)->Instance->SR; \
  354. UNUSED(tmpreg_ovr); \
  355. }while(0U)
  356. /** @brief Clears the I2S UDR pending flag.
  357. * @param __HANDLE__ specifies the I2S Handle.
  358. * @retval None
  359. */
  360. #define __HAL_I2S_CLEAR_UDRFLAG(__HANDLE__) do{\
  361. __IO uint32_t tmpreg_udr = 0x00U;\
  362. tmpreg_udr = ((__HANDLE__)->Instance->SR);\
  363. UNUSED(tmpreg_udr); \
  364. }while(0U)
  365. /**
  366. * @}
  367. */
  368. /* Include I2S Extension module */
  369. #include "stm32f4xx_hal_i2s_ex.h"
  370. /* Exported functions --------------------------------------------------------*/
  371. /** @addtogroup I2S_Exported_Functions
  372. * @{
  373. */
  374. /** @addtogroup I2S_Exported_Functions_Group1
  375. * @{
  376. */
  377. /* Initialization/de-initialization functions ********************************/
  378. HAL_StatusTypeDef HAL_I2S_Init(I2S_HandleTypeDef *hi2s);
  379. HAL_StatusTypeDef HAL_I2S_DeInit(I2S_HandleTypeDef *hi2s);
  380. void HAL_I2S_MspInit(I2S_HandleTypeDef *hi2s);
  381. void HAL_I2S_MspDeInit(I2S_HandleTypeDef *hi2s);
  382. /* Callbacks Register/UnRegister functions ***********************************/
  383. #if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
  384. HAL_StatusTypeDef HAL_I2S_RegisterCallback(I2S_HandleTypeDef *hi2s, HAL_I2S_CallbackIDTypeDef CallbackID,
  385. pI2S_CallbackTypeDef pCallback);
  386. HAL_StatusTypeDef HAL_I2S_UnRegisterCallback(I2S_HandleTypeDef *hi2s, HAL_I2S_CallbackIDTypeDef CallbackID);
  387. #endif /* USE_HAL_I2S_REGISTER_CALLBACKS */
  388. /**
  389. * @}
  390. */
  391. /** @addtogroup I2S_Exported_Functions_Group2
  392. * @{
  393. */
  394. /* I/O operation functions ***************************************************/
  395. /* Blocking mode: Polling */
  396. HAL_StatusTypeDef HAL_I2S_Transmit(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size, uint32_t Timeout);
  397. HAL_StatusTypeDef HAL_I2S_Receive(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size, uint32_t Timeout);
  398. /* Non-Blocking mode: Interrupt */
  399. HAL_StatusTypeDef HAL_I2S_Transmit_IT(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
  400. HAL_StatusTypeDef HAL_I2S_Receive_IT(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
  401. void HAL_I2S_IRQHandler(I2S_HandleTypeDef *hi2s);
  402. /* Non-Blocking mode: DMA */
  403. HAL_StatusTypeDef HAL_I2S_Transmit_DMA(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
  404. HAL_StatusTypeDef HAL_I2S_Receive_DMA(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size);
  405. HAL_StatusTypeDef HAL_I2S_DMAPause(I2S_HandleTypeDef *hi2s);
  406. HAL_StatusTypeDef HAL_I2S_DMAResume(I2S_HandleTypeDef *hi2s);
  407. HAL_StatusTypeDef HAL_I2S_DMAStop(I2S_HandleTypeDef *hi2s);
  408. /* Callbacks used in non blocking modes (Interrupt and DMA) *******************/
  409. void HAL_I2S_TxHalfCpltCallback(I2S_HandleTypeDef *hi2s);
  410. void HAL_I2S_TxCpltCallback(I2S_HandleTypeDef *hi2s);
  411. void HAL_I2S_RxHalfCpltCallback(I2S_HandleTypeDef *hi2s);
  412. void HAL_I2S_RxCpltCallback(I2S_HandleTypeDef *hi2s);
  413. void HAL_I2S_ErrorCallback(I2S_HandleTypeDef *hi2s);
  414. /**
  415. * @}
  416. */
  417. /** @addtogroup I2S_Exported_Functions_Group3
  418. * @{
  419. */
  420. /* Peripheral Control and State functions ************************************/
  421. HAL_I2S_StateTypeDef HAL_I2S_GetState(I2S_HandleTypeDef *hi2s);
  422. uint32_t HAL_I2S_GetError(I2S_HandleTypeDef *hi2s);
  423. /**
  424. * @}
  425. */
  426. /**
  427. * @}
  428. */
  429. /* Private types -------------------------------------------------------------*/
  430. /* Private variables ---------------------------------------------------------*/
  431. /* Private constants ---------------------------------------------------------*/
  432. /* Private macros ------------------------------------------------------------*/
  433. /** @defgroup I2S_Private_Macros I2S Private Macros
  434. * @{
  435. */
  436. /** @brief Check whether the specified SPI flag is set or not.
  437. * @param __SR__ copy of I2S SR regsiter.
  438. * @param __FLAG__ specifies the flag to check.
  439. * This parameter can be one of the following values:
  440. * @arg I2S_FLAG_RXNE: Receive buffer not empty flag
  441. * @arg I2S_FLAG_TXE: Transmit buffer empty flag
  442. * @arg I2S_FLAG_UDR: Underrun error flag
  443. * @arg I2S_FLAG_OVR: Overrun flag
  444. * @arg I2S_FLAG_CHSIDE: Channel side flag
  445. * @arg I2S_FLAG_BSY: Busy flag
  446. * @retval SET or RESET.
  447. */
  448. #define I2S_CHECK_FLAG(__SR__, __FLAG__) ((((__SR__)\
  449. & ((__FLAG__) & I2S_FLAG_MASK)) == ((__FLAG__) & I2S_FLAG_MASK)) ? SET : RESET)
  450. /** @brief Check whether the specified SPI Interrupt is set or not.
  451. * @param __CR2__ copy of I2S CR2 regsiter.
  452. * @param __INTERRUPT__ specifies the SPI interrupt source to check.
  453. * This parameter can be one of the following values:
  454. * @arg I2S_IT_TXE: Tx buffer empty interrupt enable
  455. * @arg I2S_IT_RXNE: RX buffer not empty interrupt enable
  456. * @arg I2S_IT_ERR: Error interrupt enable
  457. * @retval SET or RESET.
  458. */
  459. #define I2S_CHECK_IT_SOURCE(__CR2__, __INTERRUPT__) ((((__CR2__)\
  460. & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
  461. /** @brief Checks if I2S Mode parameter is in allowed range.
  462. * @param __MODE__ specifies the I2S Mode.
  463. * This parameter can be a value of @ref I2S_Mode
  464. * @retval None
  465. */
  466. #define IS_I2S_MODE(__MODE__) (((__MODE__) == I2S_MODE_SLAVE_TX) || \
  467. ((__MODE__) == I2S_MODE_SLAVE_RX) || \
  468. ((__MODE__) == I2S_MODE_MASTER_TX) || \
  469. ((__MODE__) == I2S_MODE_MASTER_RX))
  470. #define IS_I2S_STANDARD(__STANDARD__) (((__STANDARD__) == I2S_STANDARD_PHILIPS) || \
  471. ((__STANDARD__) == I2S_STANDARD_MSB) || \
  472. ((__STANDARD__) == I2S_STANDARD_LSB) || \
  473. ((__STANDARD__) == I2S_STANDARD_PCM_SHORT) || \
  474. ((__STANDARD__) == I2S_STANDARD_PCM_LONG))
  475. #define IS_I2S_DATA_FORMAT(__FORMAT__) (((__FORMAT__) == I2S_DATAFORMAT_16B) || \
  476. ((__FORMAT__) == I2S_DATAFORMAT_16B_EXTENDED) || \
  477. ((__FORMAT__) == I2S_DATAFORMAT_24B) || \
  478. ((__FORMAT__) == I2S_DATAFORMAT_32B))
  479. #define IS_I2S_MCLK_OUTPUT(__OUTPUT__) (((__OUTPUT__) == I2S_MCLKOUTPUT_ENABLE) || \
  480. ((__OUTPUT__) == I2S_MCLKOUTPUT_DISABLE))
  481. #define IS_I2S_AUDIO_FREQ(__FREQ__) ((((__FREQ__) >= I2S_AUDIOFREQ_8K) && \
  482. ((__FREQ__) <= I2S_AUDIOFREQ_192K)) || \
  483. ((__FREQ__) == I2S_AUDIOFREQ_DEFAULT))
  484. #define IS_I2S_FULLDUPLEX_MODE(MODE) (((MODE) == I2S_FULLDUPLEXMODE_DISABLE) || \
  485. ((MODE) == I2S_FULLDUPLEXMODE_ENABLE))
  486. /** @brief Checks if I2S Serial clock steady state parameter is in allowed range.
  487. * @param __CPOL__ specifies the I2S serial clock steady state.
  488. * This parameter can be a value of @ref I2S_Clock_Polarity
  489. * @retval None
  490. */
  491. #define IS_I2S_CPOL(__CPOL__) (((__CPOL__) == I2S_CPOL_LOW) || \
  492. ((__CPOL__) == I2S_CPOL_HIGH))
  493. #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F469xx) || defined(STM32F479xx)
  494. #define IS_I2S_CLOCKSOURCE(CLOCK) (((CLOCK) == I2S_CLOCK_EXTERNAL) ||\
  495. ((CLOCK) == I2S_CLOCK_PLL))
  496. #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx ||
  497. STM32F401xC || STM32F401xE || STM32F411xE || STM32F469xx || STM32F479xx */
  498. #if defined(STM32F446xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || defined(STM32F412Rx) || defined(STM32F412Cx) || defined (STM32F413xx) || defined(STM32F423xx)
  499. #define IS_I2S_CLOCKSOURCE(CLOCK) (((CLOCK) == I2S_CLOCK_EXTERNAL) ||\
  500. ((CLOCK) == I2S_CLOCK_PLL) ||\
  501. ((CLOCK) == I2S_CLOCK_PLLSRC) ||\
  502. ((CLOCK) == I2S_CLOCK_PLLR))
  503. #endif /* STM32F446xx || STM32F412Zx || STM32F412Vx || STM32F412Rx || STM32F412Cx || STM32F413xx || STM32F423xx */
  504. #if defined(STM32F410Tx) || defined(STM32F410Cx) || defined(STM32F410Rx)
  505. #define IS_I2S_CLOCKSOURCE(CLOCK) (((CLOCK) == I2S_CLOCK_EXTERNAL) ||\
  506. ((CLOCK) == I2S_CLOCK_PLLSRC) ||\
  507. ((CLOCK) == I2S_CLOCK_PLLR))
  508. #endif /* STM32F410Tx || STM32F410Cx || STM32F410Rx */
  509. /**
  510. * @}
  511. */
  512. /**
  513. * @}
  514. */
  515. /**
  516. * @}
  517. */
  518. #ifdef __cplusplus
  519. }
  520. #endif
  521. #endif /* STM32F4xx_HAL_I2S_H */
  522. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/