stm32f4xx_hal_fmpi2c.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_hal_fmpi2c.h
  4. * @author MCD Application Team
  5. * @brief Header file of FMPI2C HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32F4xx_HAL_FMPI2C_H
  21. #define STM32F4xx_HAL_FMPI2C_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. #if defined(FMPI2C_CR1_PE)
  26. /* Includes ------------------------------------------------------------------*/
  27. #include "stm32f4xx_hal_def.h"
  28. /** @addtogroup STM32F4xx_HAL_Driver
  29. * @{
  30. */
  31. /** @addtogroup FMPI2C
  32. * @{
  33. */
  34. /* Exported types ------------------------------------------------------------*/
  35. /** @defgroup FMPI2C_Exported_Types FMPI2C Exported Types
  36. * @{
  37. */
  38. /** @defgroup FMPI2C_Configuration_Structure_definition FMPI2C Configuration Structure definition
  39. * @brief FMPI2C Configuration Structure definition
  40. * @{
  41. */
  42. typedef struct
  43. {
  44. uint32_t Timing; /*!< Specifies the FMPI2C_TIMINGR_register value.
  45. This parameter calculated by referring to FMPI2C initialization
  46. section in Reference manual */
  47. uint32_t OwnAddress1; /*!< Specifies the first device own address.
  48. This parameter can be a 7-bit or 10-bit address. */
  49. uint32_t AddressingMode; /*!< Specifies if 7-bit or 10-bit addressing mode is selected.
  50. This parameter can be a value of @ref FMPI2C_ADDRESSING_MODE */
  51. uint32_t DualAddressMode; /*!< Specifies if dual addressing mode is selected.
  52. This parameter can be a value of @ref FMPI2C_DUAL_ADDRESSING_MODE */
  53. uint32_t OwnAddress2; /*!< Specifies the second device own address if dual addressing mode is selected
  54. This parameter can be a 7-bit address. */
  55. uint32_t OwnAddress2Masks; /*!< Specifies the acknowledge mask address second device own address if dual addressing mode is selected
  56. This parameter can be a value of @ref FMPI2C_OWN_ADDRESS2_MASKS */
  57. uint32_t GeneralCallMode; /*!< Specifies if general call mode is selected.
  58. This parameter can be a value of @ref FMPI2C_GENERAL_CALL_ADDRESSING_MODE */
  59. uint32_t NoStretchMode; /*!< Specifies if nostretch mode is selected.
  60. This parameter can be a value of @ref FMPI2C_NOSTRETCH_MODE */
  61. } FMPI2C_InitTypeDef;
  62. /**
  63. * @}
  64. */
  65. /** @defgroup HAL_state_structure_definition HAL state structure definition
  66. * @brief HAL State structure definition
  67. * @note HAL FMPI2C State value coding follow below described bitmap :\n
  68. * b7-b6 Error information\n
  69. * 00 : No Error\n
  70. * 01 : Abort (Abort user request on going)\n
  71. * 10 : Timeout\n
  72. * 11 : Error\n
  73. * b5 Peripheral initialization status\n
  74. * 0 : Reset (peripheral not initialized)\n
  75. * 1 : Init done (peripheral initialized and ready to use. HAL FMPI2C Init function called)\n
  76. * b4 (not used)\n
  77. * x : Should be set to 0\n
  78. * b3\n
  79. * 0 : Ready or Busy (No Listen mode ongoing)\n
  80. * 1 : Listen (peripheral in Address Listen Mode)\n
  81. * b2 Intrinsic process state\n
  82. * 0 : Ready\n
  83. * 1 : Busy (peripheral busy with some configuration or internal operations)\n
  84. * b1 Rx state\n
  85. * 0 : Ready (no Rx operation ongoing)\n
  86. * 1 : Busy (Rx operation ongoing)\n
  87. * b0 Tx state\n
  88. * 0 : Ready (no Tx operation ongoing)\n
  89. * 1 : Busy (Tx operation ongoing)
  90. * @{
  91. */
  92. typedef enum
  93. {
  94. HAL_FMPI2C_STATE_RESET = 0x00U, /*!< Peripheral is not yet Initialized */
  95. HAL_FMPI2C_STATE_READY = 0x20U, /*!< Peripheral Initialized and ready for use */
  96. HAL_FMPI2C_STATE_BUSY = 0x24U, /*!< An internal process is ongoing */
  97. HAL_FMPI2C_STATE_BUSY_TX = 0x21U, /*!< Data Transmission process is ongoing */
  98. HAL_FMPI2C_STATE_BUSY_RX = 0x22U, /*!< Data Reception process is ongoing */
  99. HAL_FMPI2C_STATE_LISTEN = 0x28U, /*!< Address Listen Mode is ongoing */
  100. HAL_FMPI2C_STATE_BUSY_TX_LISTEN = 0x29U, /*!< Address Listen Mode and Data Transmission
  101. process is ongoing */
  102. HAL_FMPI2C_STATE_BUSY_RX_LISTEN = 0x2AU, /*!< Address Listen Mode and Data Reception
  103. process is ongoing */
  104. HAL_FMPI2C_STATE_ABORT = 0x60U, /*!< Abort user request ongoing */
  105. HAL_FMPI2C_STATE_TIMEOUT = 0xA0U, /*!< Timeout state */
  106. HAL_FMPI2C_STATE_ERROR = 0xE0U /*!< Error */
  107. } HAL_FMPI2C_StateTypeDef;
  108. /**
  109. * @}
  110. */
  111. /** @defgroup HAL_mode_structure_definition HAL mode structure definition
  112. * @brief HAL Mode structure definition
  113. * @note HAL FMPI2C Mode value coding follow below described bitmap :\n
  114. * b7 (not used)\n
  115. * x : Should be set to 0\n
  116. * b6\n
  117. * 0 : None\n
  118. * 1 : Memory (HAL FMPI2C communication is in Memory Mode)\n
  119. * b5\n
  120. * 0 : None\n
  121. * 1 : Slave (HAL FMPI2C communication is in Slave Mode)\n
  122. * b4\n
  123. * 0 : None\n
  124. * 1 : Master (HAL FMPI2C communication is in Master Mode)\n
  125. * b3-b2-b1-b0 (not used)\n
  126. * xxxx : Should be set to 0000
  127. * @{
  128. */
  129. typedef enum
  130. {
  131. HAL_FMPI2C_MODE_NONE = 0x00U, /*!< No FMPI2C communication on going */
  132. HAL_FMPI2C_MODE_MASTER = 0x10U, /*!< FMPI2C communication is in Master Mode */
  133. HAL_FMPI2C_MODE_SLAVE = 0x20U, /*!< FMPI2C communication is in Slave Mode */
  134. HAL_FMPI2C_MODE_MEM = 0x40U /*!< FMPI2C communication is in Memory Mode */
  135. } HAL_FMPI2C_ModeTypeDef;
  136. /**
  137. * @}
  138. */
  139. /** @defgroup FMPI2C_Error_Code_definition FMPI2C Error Code definition
  140. * @brief FMPI2C Error Code definition
  141. * @{
  142. */
  143. #define HAL_FMPI2C_ERROR_NONE (0x00000000U) /*!< No error */
  144. #define HAL_FMPI2C_ERROR_BERR (0x00000001U) /*!< BERR error */
  145. #define HAL_FMPI2C_ERROR_ARLO (0x00000002U) /*!< ARLO error */
  146. #define HAL_FMPI2C_ERROR_AF (0x00000004U) /*!< ACKF error */
  147. #define HAL_FMPI2C_ERROR_OVR (0x00000008U) /*!< OVR error */
  148. #define HAL_FMPI2C_ERROR_DMA (0x00000010U) /*!< DMA transfer error */
  149. #define HAL_FMPI2C_ERROR_TIMEOUT (0x00000020U) /*!< Timeout error */
  150. #define HAL_FMPI2C_ERROR_SIZE (0x00000040U) /*!< Size Management error */
  151. #define HAL_FMPI2C_ERROR_DMA_PARAM (0x00000080U) /*!< DMA Parameter Error */
  152. #if (USE_HAL_FMPI2C_REGISTER_CALLBACKS == 1)
  153. #define HAL_FMPI2C_ERROR_INVALID_CALLBACK (0x00000100U) /*!< Invalid Callback error */
  154. #endif /* USE_HAL_FMPI2C_REGISTER_CALLBACKS */
  155. #define HAL_FMPI2C_ERROR_INVALID_PARAM (0x00000200U) /*!< Invalid Parameters error */
  156. /**
  157. * @}
  158. */
  159. /** @defgroup FMPI2C_handle_Structure_definition FMPI2C handle Structure definition
  160. * @brief FMPI2C handle Structure definition
  161. * @{
  162. */
  163. typedef struct __FMPI2C_HandleTypeDef
  164. {
  165. FMPI2C_TypeDef *Instance; /*!< FMPI2C registers base address */
  166. FMPI2C_InitTypeDef Init; /*!< FMPI2C communication parameters */
  167. uint8_t *pBuffPtr; /*!< Pointer to FMPI2C transfer buffer */
  168. uint16_t XferSize; /*!< FMPI2C transfer size */
  169. __IO uint16_t XferCount; /*!< FMPI2C transfer counter */
  170. __IO uint32_t XferOptions; /*!< FMPI2C sequantial transfer options, this parameter can
  171. be a value of @ref FMPI2C_XFEROPTIONS */
  172. __IO uint32_t PreviousState; /*!< FMPI2C communication Previous state */
  173. HAL_StatusTypeDef(*XferISR)(struct __FMPI2C_HandleTypeDef *hfmpi2c, uint32_t ITFlags, uint32_t ITSources); /*!< FMPI2C transfer IRQ handler function pointer */
  174. DMA_HandleTypeDef *hdmatx; /*!< FMPI2C Tx DMA handle parameters */
  175. DMA_HandleTypeDef *hdmarx; /*!< FMPI2C Rx DMA handle parameters */
  176. HAL_LockTypeDef Lock; /*!< FMPI2C locking object */
  177. __IO HAL_FMPI2C_StateTypeDef State; /*!< FMPI2C communication state */
  178. __IO HAL_FMPI2C_ModeTypeDef Mode; /*!< FMPI2C communication mode */
  179. __IO uint32_t ErrorCode; /*!< FMPI2C Error code */
  180. __IO uint32_t AddrEventCount; /*!< FMPI2C Address Event counter */
  181. #if (USE_HAL_FMPI2C_REGISTER_CALLBACKS == 1)
  182. void (* MasterTxCpltCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Master Tx Transfer completed callback */
  183. void (* MasterRxCpltCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Master Rx Transfer completed callback */
  184. void (* SlaveTxCpltCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Slave Tx Transfer completed callback */
  185. void (* SlaveRxCpltCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Slave Rx Transfer completed callback */
  186. void (* ListenCpltCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Listen Complete callback */
  187. void (* MemTxCpltCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Memory Tx Transfer completed callback */
  188. void (* MemRxCpltCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Memory Rx Transfer completed callback */
  189. void (* ErrorCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Error callback */
  190. void (* AbortCpltCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Abort callback */
  191. void (* AddrCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c, uint8_t TransferDirection, uint16_t AddrMatchCode); /*!< FMPI2C Slave Address Match callback */
  192. void (* MspInitCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Msp Init callback */
  193. void (* MspDeInitCallback)(struct __FMPI2C_HandleTypeDef *hfmpi2c); /*!< FMPI2C Msp DeInit callback */
  194. #endif /* USE_HAL_FMPI2C_REGISTER_CALLBACKS */
  195. } FMPI2C_HandleTypeDef;
  196. #if (USE_HAL_FMPI2C_REGISTER_CALLBACKS == 1)
  197. /**
  198. * @brief HAL FMPI2C Callback ID enumeration definition
  199. */
  200. typedef enum
  201. {
  202. HAL_FMPI2C_MASTER_TX_COMPLETE_CB_ID = 0x00U, /*!< FMPI2C Master Tx Transfer completed callback ID */
  203. HAL_FMPI2C_MASTER_RX_COMPLETE_CB_ID = 0x01U, /*!< FMPI2C Master Rx Transfer completed callback ID */
  204. HAL_FMPI2C_SLAVE_TX_COMPLETE_CB_ID = 0x02U, /*!< FMPI2C Slave Tx Transfer completed callback ID */
  205. HAL_FMPI2C_SLAVE_RX_COMPLETE_CB_ID = 0x03U, /*!< FMPI2C Slave Rx Transfer completed callback ID */
  206. HAL_FMPI2C_LISTEN_COMPLETE_CB_ID = 0x04U, /*!< FMPI2C Listen Complete callback ID */
  207. HAL_FMPI2C_MEM_TX_COMPLETE_CB_ID = 0x05U, /*!< FMPI2C Memory Tx Transfer callback ID */
  208. HAL_FMPI2C_MEM_RX_COMPLETE_CB_ID = 0x06U, /*!< FMPI2C Memory Rx Transfer completed callback ID */
  209. HAL_FMPI2C_ERROR_CB_ID = 0x07U, /*!< FMPI2C Error callback ID */
  210. HAL_FMPI2C_ABORT_CB_ID = 0x08U, /*!< FMPI2C Abort callback ID */
  211. HAL_FMPI2C_MSPINIT_CB_ID = 0x09U, /*!< FMPI2C Msp Init callback ID */
  212. HAL_FMPI2C_MSPDEINIT_CB_ID = 0x0AU /*!< FMPI2C Msp DeInit callback ID */
  213. } HAL_FMPI2C_CallbackIDTypeDef;
  214. /**
  215. * @brief HAL FMPI2C Callback pointer definition
  216. */
  217. typedef void (*pFMPI2C_CallbackTypeDef)(FMPI2C_HandleTypeDef *hfmpi2c); /*!< pointer to an FMPI2C callback function */
  218. typedef void (*pFMPI2C_AddrCallbackTypeDef)(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t TransferDirection, uint16_t AddrMatchCode); /*!< pointer to an FMPI2C Address Match callback function */
  219. #endif /* USE_HAL_FMPI2C_REGISTER_CALLBACKS */
  220. /**
  221. * @}
  222. */
  223. /**
  224. * @}
  225. */
  226. /* Exported constants --------------------------------------------------------*/
  227. /** @defgroup FMPI2C_Exported_Constants FMPI2C Exported Constants
  228. * @{
  229. */
  230. /** @defgroup FMPI2C_XFEROPTIONS FMPI2C Sequential Transfer Options
  231. * @{
  232. */
  233. #define FMPI2C_FIRST_FRAME ((uint32_t)FMPI2C_SOFTEND_MODE)
  234. #define FMPI2C_FIRST_AND_NEXT_FRAME ((uint32_t)(FMPI2C_RELOAD_MODE | FMPI2C_SOFTEND_MODE))
  235. #define FMPI2C_NEXT_FRAME ((uint32_t)(FMPI2C_RELOAD_MODE | FMPI2C_SOFTEND_MODE))
  236. #define FMPI2C_FIRST_AND_LAST_FRAME ((uint32_t)FMPI2C_AUTOEND_MODE)
  237. #define FMPI2C_LAST_FRAME ((uint32_t)FMPI2C_AUTOEND_MODE)
  238. #define FMPI2C_LAST_FRAME_NO_STOP ((uint32_t)FMPI2C_SOFTEND_MODE)
  239. /* List of XferOptions in usage of :
  240. * 1- Restart condition in all use cases (direction change or not)
  241. */
  242. #define FMPI2C_OTHER_FRAME (0x000000AAU)
  243. #define FMPI2C_OTHER_AND_LAST_FRAME (0x0000AA00U)
  244. /**
  245. * @}
  246. */
  247. /** @defgroup FMPI2C_ADDRESSING_MODE FMPI2C Addressing Mode
  248. * @{
  249. */
  250. #define FMPI2C_ADDRESSINGMODE_7BIT (0x00000001U)
  251. #define FMPI2C_ADDRESSINGMODE_10BIT (0x00000002U)
  252. /**
  253. * @}
  254. */
  255. /** @defgroup FMPI2C_DUAL_ADDRESSING_MODE FMPI2C Dual Addressing Mode
  256. * @{
  257. */
  258. #define FMPI2C_DUALADDRESS_DISABLE (0x00000000U)
  259. #define FMPI2C_DUALADDRESS_ENABLE FMPI2C_OAR2_OA2EN
  260. /**
  261. * @}
  262. */
  263. /** @defgroup FMPI2C_OWN_ADDRESS2_MASKS FMPI2C Own Address2 Masks
  264. * @{
  265. */
  266. #define FMPI2C_OA2_NOMASK ((uint8_t)0x00U)
  267. #define FMPI2C_OA2_MASK01 ((uint8_t)0x01U)
  268. #define FMPI2C_OA2_MASK02 ((uint8_t)0x02U)
  269. #define FMPI2C_OA2_MASK03 ((uint8_t)0x03U)
  270. #define FMPI2C_OA2_MASK04 ((uint8_t)0x04U)
  271. #define FMPI2C_OA2_MASK05 ((uint8_t)0x05U)
  272. #define FMPI2C_OA2_MASK06 ((uint8_t)0x06U)
  273. #define FMPI2C_OA2_MASK07 ((uint8_t)0x07U)
  274. /**
  275. * @}
  276. */
  277. /** @defgroup FMPI2C_GENERAL_CALL_ADDRESSING_MODE FMPI2C General Call Addressing Mode
  278. * @{
  279. */
  280. #define FMPI2C_GENERALCALL_DISABLE (0x00000000U)
  281. #define FMPI2C_GENERALCALL_ENABLE FMPI2C_CR1_GCEN
  282. /**
  283. * @}
  284. */
  285. /** @defgroup FMPI2C_NOSTRETCH_MODE FMPI2C No-Stretch Mode
  286. * @{
  287. */
  288. #define FMPI2C_NOSTRETCH_DISABLE (0x00000000U)
  289. #define FMPI2C_NOSTRETCH_ENABLE FMPI2C_CR1_NOSTRETCH
  290. /**
  291. * @}
  292. */
  293. /** @defgroup FMPI2C_MEMORY_ADDRESS_SIZE FMPI2C Memory Address Size
  294. * @{
  295. */
  296. #define FMPI2C_MEMADD_SIZE_8BIT (0x00000001U)
  297. #define FMPI2C_MEMADD_SIZE_16BIT (0x00000002U)
  298. /**
  299. * @}
  300. */
  301. /** @defgroup FMPI2C_XFERDIRECTION FMPI2C Transfer Direction Master Point of View
  302. * @{
  303. */
  304. #define FMPI2C_DIRECTION_TRANSMIT (0x00000000U)
  305. #define FMPI2C_DIRECTION_RECEIVE (0x00000001U)
  306. /**
  307. * @}
  308. */
  309. /** @defgroup FMPI2C_RELOAD_END_MODE FMPI2C Reload End Mode
  310. * @{
  311. */
  312. #define FMPI2C_RELOAD_MODE FMPI2C_CR2_RELOAD
  313. #define FMPI2C_AUTOEND_MODE FMPI2C_CR2_AUTOEND
  314. #define FMPI2C_SOFTEND_MODE (0x00000000U)
  315. /**
  316. * @}
  317. */
  318. /** @defgroup FMPI2C_START_STOP_MODE FMPI2C Start or Stop Mode
  319. * @{
  320. */
  321. #define FMPI2C_NO_STARTSTOP (0x00000000U)
  322. #define FMPI2C_GENERATE_STOP (uint32_t)(0x80000000U | FMPI2C_CR2_STOP)
  323. #define FMPI2C_GENERATE_START_READ (uint32_t)(0x80000000U | FMPI2C_CR2_START | FMPI2C_CR2_RD_WRN)
  324. #define FMPI2C_GENERATE_START_WRITE (uint32_t)(0x80000000U | FMPI2C_CR2_START)
  325. /**
  326. * @}
  327. */
  328. /** @defgroup FMPI2C_Interrupt_configuration_definition FMPI2C Interrupt configuration definition
  329. * @brief FMPI2C Interrupt definition
  330. * Elements values convention: 0xXXXXXXXX
  331. * - XXXXXXXX : Interrupt control mask
  332. * @{
  333. */
  334. #define FMPI2C_IT_ERRI FMPI2C_CR1_ERRIE
  335. #define FMPI2C_IT_TCI FMPI2C_CR1_TCIE
  336. #define FMPI2C_IT_STOPI FMPI2C_CR1_STOPIE
  337. #define FMPI2C_IT_NACKI FMPI2C_CR1_NACKIE
  338. #define FMPI2C_IT_ADDRI FMPI2C_CR1_ADDRIE
  339. #define FMPI2C_IT_RXI FMPI2C_CR1_RXIE
  340. #define FMPI2C_IT_TXI FMPI2C_CR1_TXIE
  341. /**
  342. * @}
  343. */
  344. /** @defgroup FMPI2C_Flag_definition FMPI2C Flag definition
  345. * @{
  346. */
  347. #define FMPI2C_FLAG_TXE FMPI2C_ISR_TXE
  348. #define FMPI2C_FLAG_TXIS FMPI2C_ISR_TXIS
  349. #define FMPI2C_FLAG_RXNE FMPI2C_ISR_RXNE
  350. #define FMPI2C_FLAG_ADDR FMPI2C_ISR_ADDR
  351. #define FMPI2C_FLAG_AF FMPI2C_ISR_NACKF
  352. #define FMPI2C_FLAG_STOPF FMPI2C_ISR_STOPF
  353. #define FMPI2C_FLAG_TC FMPI2C_ISR_TC
  354. #define FMPI2C_FLAG_TCR FMPI2C_ISR_TCR
  355. #define FMPI2C_FLAG_BERR FMPI2C_ISR_BERR
  356. #define FMPI2C_FLAG_ARLO FMPI2C_ISR_ARLO
  357. #define FMPI2C_FLAG_OVR FMPI2C_ISR_OVR
  358. #define FMPI2C_FLAG_PECERR FMPI2C_ISR_PECERR
  359. #define FMPI2C_FLAG_TIMEOUT FMPI2C_ISR_TIMEOUT
  360. #define FMPI2C_FLAG_ALERT FMPI2C_ISR_ALERT
  361. #define FMPI2C_FLAG_BUSY FMPI2C_ISR_BUSY
  362. #define FMPI2C_FLAG_DIR FMPI2C_ISR_DIR
  363. /**
  364. * @}
  365. */
  366. /**
  367. * @}
  368. */
  369. /* Exported macros -----------------------------------------------------------*/
  370. /** @defgroup FMPI2C_Exported_Macros FMPI2C Exported Macros
  371. * @{
  372. */
  373. /** @brief Reset FMPI2C handle state.
  374. * @param __HANDLE__ specifies the FMPI2C Handle.
  375. * @retval None
  376. */
  377. #if (USE_HAL_FMPI2C_REGISTER_CALLBACKS == 1)
  378. #define __HAL_FMPI2C_RESET_HANDLE_STATE(__HANDLE__) do{ \
  379. (__HANDLE__)->State = HAL_FMPI2C_STATE_RESET; \
  380. (__HANDLE__)->MspInitCallback = NULL; \
  381. (__HANDLE__)->MspDeInitCallback = NULL; \
  382. } while(0)
  383. #else
  384. #define __HAL_FMPI2C_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_FMPI2C_STATE_RESET)
  385. #endif
  386. /** @brief Enable the specified FMPI2C interrupt.
  387. * @param __HANDLE__ specifies the FMPI2C Handle.
  388. * @param __INTERRUPT__ specifies the interrupt source to enable.
  389. * This parameter can be one of the following values:
  390. * @arg @ref FMPI2C_IT_ERRI Errors interrupt enable
  391. * @arg @ref FMPI2C_IT_TCI Transfer complete interrupt enable
  392. * @arg @ref FMPI2C_IT_STOPI STOP detection interrupt enable
  393. * @arg @ref FMPI2C_IT_NACKI NACK received interrupt enable
  394. * @arg @ref FMPI2C_IT_ADDRI Address match interrupt enable
  395. * @arg @ref FMPI2C_IT_RXI RX interrupt enable
  396. * @arg @ref FMPI2C_IT_TXI TX interrupt enable
  397. *
  398. * @retval None
  399. */
  400. #define __HAL_FMPI2C_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR1 |= (__INTERRUPT__))
  401. /** @brief Disable the specified FMPI2C interrupt.
  402. * @param __HANDLE__ specifies the FMPI2C Handle.
  403. * @param __INTERRUPT__ specifies the interrupt source to disable.
  404. * This parameter can be one of the following values:
  405. * @arg @ref FMPI2C_IT_ERRI Errors interrupt enable
  406. * @arg @ref FMPI2C_IT_TCI Transfer complete interrupt enable
  407. * @arg @ref FMPI2C_IT_STOPI STOP detection interrupt enable
  408. * @arg @ref FMPI2C_IT_NACKI NACK received interrupt enable
  409. * @arg @ref FMPI2C_IT_ADDRI Address match interrupt enable
  410. * @arg @ref FMPI2C_IT_RXI RX interrupt enable
  411. * @arg @ref FMPI2C_IT_TXI TX interrupt enable
  412. *
  413. * @retval None
  414. */
  415. #define __HAL_FMPI2C_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR1 &= (~(__INTERRUPT__)))
  416. /** @brief Check whether the specified FMPI2C interrupt source is enabled or not.
  417. * @param __HANDLE__ specifies the FMPI2C Handle.
  418. * @param __INTERRUPT__ specifies the FMPI2C interrupt source to check.
  419. * This parameter can be one of the following values:
  420. * @arg @ref FMPI2C_IT_ERRI Errors interrupt enable
  421. * @arg @ref FMPI2C_IT_TCI Transfer complete interrupt enable
  422. * @arg @ref FMPI2C_IT_STOPI STOP detection interrupt enable
  423. * @arg @ref FMPI2C_IT_NACKI NACK received interrupt enable
  424. * @arg @ref FMPI2C_IT_ADDRI Address match interrupt enable
  425. * @arg @ref FMPI2C_IT_RXI RX interrupt enable
  426. * @arg @ref FMPI2C_IT_TXI TX interrupt enable
  427. *
  428. * @retval The new state of __INTERRUPT__ (SET or RESET).
  429. */
  430. #define __HAL_FMPI2C_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR1 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
  431. /** @brief Check whether the specified FMPI2C flag is set or not.
  432. * @param __HANDLE__ specifies the FMPI2C Handle.
  433. * @param __FLAG__ specifies the flag to check.
  434. * This parameter can be one of the following values:
  435. * @arg @ref FMPI2C_FLAG_TXE Transmit data register empty
  436. * @arg @ref FMPI2C_FLAG_TXIS Transmit interrupt status
  437. * @arg @ref FMPI2C_FLAG_RXNE Receive data register not empty
  438. * @arg @ref FMPI2C_FLAG_ADDR Address matched (slave mode)
  439. * @arg @ref FMPI2C_FLAG_AF Acknowledge failure received flag
  440. * @arg @ref FMPI2C_FLAG_STOPF STOP detection flag
  441. * @arg @ref FMPI2C_FLAG_TC Transfer complete (master mode)
  442. * @arg @ref FMPI2C_FLAG_TCR Transfer complete reload
  443. * @arg @ref FMPI2C_FLAG_BERR Bus error
  444. * @arg @ref FMPI2C_FLAG_ARLO Arbitration lost
  445. * @arg @ref FMPI2C_FLAG_OVR Overrun/Underrun
  446. * @arg @ref FMPI2C_FLAG_PECERR PEC error in reception
  447. * @arg @ref FMPI2C_FLAG_TIMEOUT Timeout or Tlow detection flag
  448. * @arg @ref FMPI2C_FLAG_ALERT SMBus alert
  449. * @arg @ref FMPI2C_FLAG_BUSY Bus busy
  450. * @arg @ref FMPI2C_FLAG_DIR Transfer direction (slave mode)
  451. *
  452. * @retval The new state of __FLAG__ (SET or RESET).
  453. */
  454. #define FMPI2C_FLAG_MASK (0x0001FFFFU)
  455. #define __HAL_FMPI2C_GET_FLAG(__HANDLE__, __FLAG__) (((((__HANDLE__)->Instance->ISR) & (__FLAG__)) == (__FLAG__)) ? SET : RESET)
  456. /** @brief Clear the FMPI2C pending flags which are cleared by writing 1 in a specific bit.
  457. * @param __HANDLE__ specifies the FMPI2C Handle.
  458. * @param __FLAG__ specifies the flag to clear.
  459. * This parameter can be any combination of the following values:
  460. * @arg @ref FMPI2C_FLAG_TXE Transmit data register empty
  461. * @arg @ref FMPI2C_FLAG_ADDR Address matched (slave mode)
  462. * @arg @ref FMPI2C_FLAG_AF Acknowledge failure received flag
  463. * @arg @ref FMPI2C_FLAG_STOPF STOP detection flag
  464. * @arg @ref FMPI2C_FLAG_BERR Bus error
  465. * @arg @ref FMPI2C_FLAG_ARLO Arbitration lost
  466. * @arg @ref FMPI2C_FLAG_OVR Overrun/Underrun
  467. * @arg @ref FMPI2C_FLAG_PECERR PEC error in reception
  468. * @arg @ref FMPI2C_FLAG_TIMEOUT Timeout or Tlow detection flag
  469. * @arg @ref FMPI2C_FLAG_ALERT SMBus alert
  470. *
  471. * @retval None
  472. */
  473. #define __HAL_FMPI2C_CLEAR_FLAG(__HANDLE__, __FLAG__) (((__FLAG__) == FMPI2C_FLAG_TXE) ? ((__HANDLE__)->Instance->ISR |= (__FLAG__)) \
  474. : ((__HANDLE__)->Instance->ICR = (__FLAG__)))
  475. /** @brief Enable the specified FMPI2C peripheral.
  476. * @param __HANDLE__ specifies the FMPI2C Handle.
  477. * @retval None
  478. */
  479. #define __HAL_FMPI2C_ENABLE(__HANDLE__) (SET_BIT((__HANDLE__)->Instance->CR1, FMPI2C_CR1_PE))
  480. /** @brief Disable the specified FMPI2C peripheral.
  481. * @param __HANDLE__ specifies the FMPI2C Handle.
  482. * @retval None
  483. */
  484. #define __HAL_FMPI2C_DISABLE(__HANDLE__) (CLEAR_BIT((__HANDLE__)->Instance->CR1, FMPI2C_CR1_PE))
  485. /** @brief Generate a Non-Acknowledge FMPI2C peripheral in Slave mode.
  486. * @param __HANDLE__ specifies the FMPI2C Handle.
  487. * @retval None
  488. */
  489. #define __HAL_FMPI2C_GENERATE_NACK(__HANDLE__) (SET_BIT((__HANDLE__)->Instance->CR2, FMPI2C_CR2_NACK))
  490. /**
  491. * @}
  492. */
  493. /* Include FMPI2C HAL Extended module */
  494. #include "stm32f4xx_hal_fmpi2c_ex.h"
  495. /* Exported functions --------------------------------------------------------*/
  496. /** @addtogroup FMPI2C_Exported_Functions
  497. * @{
  498. */
  499. /** @addtogroup FMPI2C_Exported_Functions_Group1 Initialization and de-initialization functions
  500. * @{
  501. */
  502. /* Initialization and de-initialization functions******************************/
  503. HAL_StatusTypeDef HAL_FMPI2C_Init(FMPI2C_HandleTypeDef *hfmpi2c);
  504. HAL_StatusTypeDef HAL_FMPI2C_DeInit(FMPI2C_HandleTypeDef *hfmpi2c);
  505. void HAL_FMPI2C_MspInit(FMPI2C_HandleTypeDef *hfmpi2c);
  506. void HAL_FMPI2C_MspDeInit(FMPI2C_HandleTypeDef *hfmpi2c);
  507. /* Callbacks Register/UnRegister functions ***********************************/
  508. #if (USE_HAL_FMPI2C_REGISTER_CALLBACKS == 1)
  509. HAL_StatusTypeDef HAL_FMPI2C_RegisterCallback(FMPI2C_HandleTypeDef *hfmpi2c, HAL_FMPI2C_CallbackIDTypeDef CallbackID, pFMPI2C_CallbackTypeDef pCallback);
  510. HAL_StatusTypeDef HAL_FMPI2C_UnRegisterCallback(FMPI2C_HandleTypeDef *hfmpi2c, HAL_FMPI2C_CallbackIDTypeDef CallbackID);
  511. HAL_StatusTypeDef HAL_FMPI2C_RegisterAddrCallback(FMPI2C_HandleTypeDef *hfmpi2c, pFMPI2C_AddrCallbackTypeDef pCallback);
  512. HAL_StatusTypeDef HAL_FMPI2C_UnRegisterAddrCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  513. #endif /* USE_HAL_FMPI2C_REGISTER_CALLBACKS */
  514. /**
  515. * @}
  516. */
  517. /** @addtogroup FMPI2C_Exported_Functions_Group2 Input and Output operation functions
  518. * @{
  519. */
  520. /* IO operation functions ****************************************************/
  521. /******* Blocking mode: Polling */
  522. HAL_StatusTypeDef HAL_FMPI2C_Master_Transmit(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  523. HAL_StatusTypeDef HAL_FMPI2C_Master_Receive(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  524. HAL_StatusTypeDef HAL_FMPI2C_Slave_Transmit(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  525. HAL_StatusTypeDef HAL_FMPI2C_Slave_Receive(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  526. HAL_StatusTypeDef HAL_FMPI2C_Mem_Write(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  527. HAL_StatusTypeDef HAL_FMPI2C_Mem_Read(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  528. HAL_StatusTypeDef HAL_FMPI2C_IsDeviceReady(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint32_t Trials, uint32_t Timeout);
  529. /******* Non-Blocking mode: Interrupt */
  530. HAL_StatusTypeDef HAL_FMPI2C_Master_Transmit_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size);
  531. HAL_StatusTypeDef HAL_FMPI2C_Master_Receive_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size);
  532. HAL_StatusTypeDef HAL_FMPI2C_Slave_Transmit_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size);
  533. HAL_StatusTypeDef HAL_FMPI2C_Slave_Receive_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size);
  534. HAL_StatusTypeDef HAL_FMPI2C_Mem_Write_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size);
  535. HAL_StatusTypeDef HAL_FMPI2C_Mem_Read_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size);
  536. HAL_StatusTypeDef HAL_FMPI2C_Master_Seq_Transmit_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  537. HAL_StatusTypeDef HAL_FMPI2C_Master_Seq_Receive_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  538. HAL_StatusTypeDef HAL_FMPI2C_Slave_Seq_Transmit_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  539. HAL_StatusTypeDef HAL_FMPI2C_Slave_Seq_Receive_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  540. HAL_StatusTypeDef HAL_FMPI2C_EnableListen_IT(FMPI2C_HandleTypeDef *hfmpi2c);
  541. HAL_StatusTypeDef HAL_FMPI2C_DisableListen_IT(FMPI2C_HandleTypeDef *hfmpi2c);
  542. HAL_StatusTypeDef HAL_FMPI2C_Master_Abort_IT(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress);
  543. /******* Non-Blocking mode: DMA */
  544. HAL_StatusTypeDef HAL_FMPI2C_Master_Transmit_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size);
  545. HAL_StatusTypeDef HAL_FMPI2C_Master_Receive_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size);
  546. HAL_StatusTypeDef HAL_FMPI2C_Slave_Transmit_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size);
  547. HAL_StatusTypeDef HAL_FMPI2C_Slave_Receive_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size);
  548. HAL_StatusTypeDef HAL_FMPI2C_Mem_Write_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size);
  549. HAL_StatusTypeDef HAL_FMPI2C_Mem_Read_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint16_t MemAddress, uint16_t MemAddSize, uint8_t *pData, uint16_t Size);
  550. HAL_StatusTypeDef HAL_FMPI2C_Master_Seq_Transmit_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  551. HAL_StatusTypeDef HAL_FMPI2C_Master_Seq_Receive_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  552. HAL_StatusTypeDef HAL_FMPI2C_Slave_Seq_Transmit_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  553. HAL_StatusTypeDef HAL_FMPI2C_Slave_Seq_Receive_DMA(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t *pData, uint16_t Size, uint32_t XferOptions);
  554. /**
  555. * @}
  556. */
  557. /** @addtogroup FMPI2C_IRQ_Handler_and_Callbacks IRQ Handler and Callbacks
  558. * @{
  559. */
  560. /******* FMPI2C IRQHandler and Callbacks used in non blocking modes (Interrupt and DMA) */
  561. void HAL_FMPI2C_EV_IRQHandler(FMPI2C_HandleTypeDef *hfmpi2c);
  562. void HAL_FMPI2C_ER_IRQHandler(FMPI2C_HandleTypeDef *hfmpi2c);
  563. void HAL_FMPI2C_MasterTxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  564. void HAL_FMPI2C_MasterRxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  565. void HAL_FMPI2C_SlaveTxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  566. void HAL_FMPI2C_SlaveRxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  567. void HAL_FMPI2C_AddrCallback(FMPI2C_HandleTypeDef *hfmpi2c, uint8_t TransferDirection, uint16_t AddrMatchCode);
  568. void HAL_FMPI2C_ListenCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  569. void HAL_FMPI2C_MemTxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  570. void HAL_FMPI2C_MemRxCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  571. void HAL_FMPI2C_ErrorCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  572. void HAL_FMPI2C_AbortCpltCallback(FMPI2C_HandleTypeDef *hfmpi2c);
  573. /**
  574. * @}
  575. */
  576. /** @addtogroup FMPI2C_Exported_Functions_Group3 Peripheral State, Mode and Error functions
  577. * @{
  578. */
  579. /* Peripheral State, Mode and Error functions *********************************/
  580. HAL_FMPI2C_StateTypeDef HAL_FMPI2C_GetState(FMPI2C_HandleTypeDef *hfmpi2c);
  581. HAL_FMPI2C_ModeTypeDef HAL_FMPI2C_GetMode(FMPI2C_HandleTypeDef *hfmpi2c);
  582. uint32_t HAL_FMPI2C_GetError(FMPI2C_HandleTypeDef *hfmpi2c);
  583. /**
  584. * @}
  585. */
  586. /**
  587. * @}
  588. */
  589. /* Private constants ---------------------------------------------------------*/
  590. /** @defgroup FMPI2C_Private_Constants FMPI2C Private Constants
  591. * @{
  592. */
  593. /**
  594. * @}
  595. */
  596. /* Private macros ------------------------------------------------------------*/
  597. /** @defgroup FMPI2C_Private_Macro FMPI2C Private Macros
  598. * @{
  599. */
  600. #define IS_FMPI2C_ADDRESSING_MODE(MODE) (((MODE) == FMPI2C_ADDRESSINGMODE_7BIT) || \
  601. ((MODE) == FMPI2C_ADDRESSINGMODE_10BIT))
  602. #define IS_FMPI2C_DUAL_ADDRESS(ADDRESS) (((ADDRESS) == FMPI2C_DUALADDRESS_DISABLE) || \
  603. ((ADDRESS) == FMPI2C_DUALADDRESS_ENABLE))
  604. #define IS_FMPI2C_OWN_ADDRESS2_MASK(MASK) (((MASK) == FMPI2C_OA2_NOMASK) || \
  605. ((MASK) == FMPI2C_OA2_MASK01) || \
  606. ((MASK) == FMPI2C_OA2_MASK02) || \
  607. ((MASK) == FMPI2C_OA2_MASK03) || \
  608. ((MASK) == FMPI2C_OA2_MASK04) || \
  609. ((MASK) == FMPI2C_OA2_MASK05) || \
  610. ((MASK) == FMPI2C_OA2_MASK06) || \
  611. ((MASK) == FMPI2C_OA2_MASK07))
  612. #define IS_FMPI2C_GENERAL_CALL(CALL) (((CALL) == FMPI2C_GENERALCALL_DISABLE) || \
  613. ((CALL) == FMPI2C_GENERALCALL_ENABLE))
  614. #define IS_FMPI2C_NO_STRETCH(STRETCH) (((STRETCH) == FMPI2C_NOSTRETCH_DISABLE) || \
  615. ((STRETCH) == FMPI2C_NOSTRETCH_ENABLE))
  616. #define IS_FMPI2C_MEMADD_SIZE(SIZE) (((SIZE) == FMPI2C_MEMADD_SIZE_8BIT) || \
  617. ((SIZE) == FMPI2C_MEMADD_SIZE_16BIT))
  618. #define IS_TRANSFER_MODE(MODE) (((MODE) == FMPI2C_RELOAD_MODE) || \
  619. ((MODE) == FMPI2C_AUTOEND_MODE) || \
  620. ((MODE) == FMPI2C_SOFTEND_MODE))
  621. #define IS_TRANSFER_REQUEST(REQUEST) (((REQUEST) == FMPI2C_GENERATE_STOP) || \
  622. ((REQUEST) == FMPI2C_GENERATE_START_READ) || \
  623. ((REQUEST) == FMPI2C_GENERATE_START_WRITE) || \
  624. ((REQUEST) == FMPI2C_NO_STARTSTOP))
  625. #define IS_FMPI2C_TRANSFER_OPTIONS_REQUEST(REQUEST) (((REQUEST) == FMPI2C_FIRST_FRAME) || \
  626. ((REQUEST) == FMPI2C_FIRST_AND_NEXT_FRAME) || \
  627. ((REQUEST) == FMPI2C_NEXT_FRAME) || \
  628. ((REQUEST) == FMPI2C_FIRST_AND_LAST_FRAME) || \
  629. ((REQUEST) == FMPI2C_LAST_FRAME) || \
  630. ((REQUEST) == FMPI2C_LAST_FRAME_NO_STOP) || \
  631. IS_FMPI2C_TRANSFER_OTHER_OPTIONS_REQUEST(REQUEST))
  632. #define IS_FMPI2C_TRANSFER_OTHER_OPTIONS_REQUEST(REQUEST) (((REQUEST) == FMPI2C_OTHER_FRAME) || \
  633. ((REQUEST) == FMPI2C_OTHER_AND_LAST_FRAME))
  634. #define FMPI2C_RESET_CR2(__HANDLE__) ((__HANDLE__)->Instance->CR2 &= (uint32_t)~((uint32_t)(FMPI2C_CR2_SADD | FMPI2C_CR2_HEAD10R | FMPI2C_CR2_NBYTES | FMPI2C_CR2_RELOAD | FMPI2C_CR2_RD_WRN)))
  635. #define FMPI2C_GET_ADDR_MATCH(__HANDLE__) ((uint16_t)(((__HANDLE__)->Instance->ISR & FMPI2C_ISR_ADDCODE) >> 16U))
  636. #define FMPI2C_GET_DIR(__HANDLE__) ((uint8_t)(((__HANDLE__)->Instance->ISR & FMPI2C_ISR_DIR) >> 16U))
  637. #define FMPI2C_GET_STOP_MODE(__HANDLE__) ((__HANDLE__)->Instance->CR2 & FMPI2C_CR2_AUTOEND)
  638. #define FMPI2C_GET_OWN_ADDRESS1(__HANDLE__) ((uint16_t)((__HANDLE__)->Instance->OAR1 & FMPI2C_OAR1_OA1))
  639. #define FMPI2C_GET_OWN_ADDRESS2(__HANDLE__) ((uint16_t)((__HANDLE__)->Instance->OAR2 & FMPI2C_OAR2_OA2))
  640. #define IS_FMPI2C_OWN_ADDRESS1(ADDRESS1) ((ADDRESS1) <= 0x000003FFU)
  641. #define IS_FMPI2C_OWN_ADDRESS2(ADDRESS2) ((ADDRESS2) <= (uint16_t)0x00FFU)
  642. #define FMPI2C_MEM_ADD_MSB(__ADDRESS__) ((uint8_t)((uint16_t)(((uint16_t)((__ADDRESS__) & (uint16_t)(0xFF00U))) >> 8U)))
  643. #define FMPI2C_MEM_ADD_LSB(__ADDRESS__) ((uint8_t)((uint16_t)((__ADDRESS__) & (uint16_t)(0x00FFU))))
  644. #define FMPI2C_GENERATE_START(__ADDMODE__,__ADDRESS__) (((__ADDMODE__) == FMPI2C_ADDRESSINGMODE_7BIT) ? (uint32_t)((((uint32_t)(__ADDRESS__) & (FMPI2C_CR2_SADD)) | (FMPI2C_CR2_START) | (FMPI2C_CR2_AUTOEND)) & (~FMPI2C_CR2_RD_WRN)) : \
  645. (uint32_t)((((uint32_t)(__ADDRESS__) & (FMPI2C_CR2_SADD)) | (FMPI2C_CR2_ADD10) | (FMPI2C_CR2_START)) & (~FMPI2C_CR2_RD_WRN)))
  646. #define FMPI2C_CHECK_FLAG(__ISR__, __FLAG__) ((((__ISR__) & ((__FLAG__) & FMPI2C_FLAG_MASK)) == ((__FLAG__) & FMPI2C_FLAG_MASK)) ? SET : RESET)
  647. #define FMPI2C_CHECK_IT_SOURCE(__CR1__, __IT__) ((((__CR1__) & (__IT__)) == (__IT__)) ? SET : RESET)
  648. /**
  649. * @}
  650. */
  651. /* Private Functions ---------------------------------------------------------*/
  652. /** @defgroup FMPI2C_Private_Functions FMPI2C Private Functions
  653. * @{
  654. */
  655. /* Private functions are defined in stm32f4xx_hal_fmpi2c.c file */
  656. /**
  657. * @}
  658. */
  659. /**
  660. * @}
  661. */
  662. /**
  663. * @}
  664. */
  665. #endif /* FMPI2C_CR1_PE */
  666. #ifdef __cplusplus
  667. }
  668. #endif
  669. #endif /* STM32F4xx_HAL_FMPI2C_H */
  670. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/