drm.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881
  1. /**
  2. * \file drm.h
  3. * Header for the Direct Rendering Manager
  4. *
  5. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  6. *
  7. * \par Acknowledgments:
  8. * Dec 1999, Richard Henderson <rth@twiddle.net>, move to generic \c cmpxchg.
  9. */
  10. /*
  11. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  12. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  13. * All rights reserved.
  14. *
  15. * Permission is hereby granted, free of charge, to any person obtaining a
  16. * copy of this software and associated documentation files (the "Software"),
  17. * to deal in the Software without restriction, including without limitation
  18. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  19. * and/or sell copies of the Software, and to permit persons to whom the
  20. * Software is furnished to do so, subject to the following conditions:
  21. *
  22. * The above copyright notice and this permission notice (including the next
  23. * paragraph) shall be included in all copies or substantial portions of the
  24. * Software.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  27. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  28. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  29. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  30. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  31. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  32. * OTHER DEALINGS IN THE SOFTWARE.
  33. */
  34. #ifndef _DRM_H_
  35. #define _DRM_H_
  36. #if defined(__linux__)
  37. #include <linux/types.h>
  38. #include <asm/ioctl.h>
  39. typedef unsigned int drm_handle_t;
  40. #else /* One of the BSDs */
  41. #include <sys/ioccom.h>
  42. #include <sys/types.h>
  43. typedef int8_t __s8;
  44. typedef uint8_t __u8;
  45. typedef int16_t __s16;
  46. typedef uint16_t __u16;
  47. typedef int32_t __s32;
  48. typedef uint32_t __u32;
  49. typedef int64_t __s64;
  50. typedef uint64_t __u64;
  51. typedef size_t __kernel_size_t;
  52. typedef unsigned long drm_handle_t;
  53. #endif
  54. #define DRM_NAME "drm" /**< Name in kernel, /dev, and /proc */
  55. #define DRM_MIN_ORDER 5 /**< At least 2^5 bytes = 32 bytes */
  56. #define DRM_MAX_ORDER 22 /**< Up to 2^22 bytes = 4MB */
  57. #define DRM_RAM_PERCENT 10 /**< How much system ram can we lock? */
  58. #define _DRM_LOCK_HELD 0x80000000U /**< Hardware lock is held */
  59. #define _DRM_LOCK_CONT 0x40000000U /**< Hardware lock is contended */
  60. #define _DRM_LOCK_IS_HELD(lock) ((lock) & _DRM_LOCK_HELD)
  61. #define _DRM_LOCK_IS_CONT(lock) ((lock) & _DRM_LOCK_CONT)
  62. #define _DRM_LOCKING_CONTEXT(lock) ((lock) & ~(_DRM_LOCK_HELD|_DRM_LOCK_CONT))
  63. typedef unsigned int drm_context_t;
  64. typedef unsigned int drm_drawable_t;
  65. typedef unsigned int drm_magic_t;
  66. /**
  67. * Cliprect.
  68. *
  69. * \warning: If you change this structure, make sure you change
  70. * XF86DRIClipRectRec in the server as well
  71. *
  72. * \note KW: Actually it's illegal to change either for
  73. * backwards-compatibility reasons.
  74. */
  75. struct drm_clip_rect {
  76. unsigned short x1;
  77. unsigned short y1;
  78. unsigned short x2;
  79. unsigned short y2;
  80. };
  81. /**
  82. * Drawable information.
  83. */
  84. struct drm_drawable_info {
  85. unsigned int num_rects;
  86. struct drm_clip_rect *rects;
  87. };
  88. /**
  89. * Texture region,
  90. */
  91. struct drm_tex_region {
  92. unsigned char next;
  93. unsigned char prev;
  94. unsigned char in_use;
  95. unsigned char padding;
  96. unsigned int age;
  97. };
  98. /**
  99. * Hardware lock.
  100. *
  101. * The lock structure is a simple cache-line aligned integer. To avoid
  102. * processor bus contention on a multiprocessor system, there should not be any
  103. * other data stored in the same cache line.
  104. */
  105. struct drm_hw_lock {
  106. __volatile__ unsigned int lock; /**< lock variable */
  107. char padding[60]; /**< Pad to cache line */
  108. };
  109. /**
  110. * DRM_IOCTL_VERSION ioctl argument type.
  111. *
  112. * \sa drmGetVersion().
  113. */
  114. struct drm_version {
  115. int version_major; /**< Major version */
  116. int version_minor; /**< Minor version */
  117. int version_patchlevel; /**< Patch level */
  118. __kernel_size_t name_len; /**< Length of name buffer */
  119. char *name; /**< Name of driver */
  120. __kernel_size_t date_len; /**< Length of date buffer */
  121. char *date; /**< User-space buffer to hold date */
  122. __kernel_size_t desc_len; /**< Length of desc buffer */
  123. char *desc; /**< User-space buffer to hold desc */
  124. };
  125. /**
  126. * DRM_IOCTL_GET_UNIQUE ioctl argument type.
  127. *
  128. * \sa drmGetBusid() and drmSetBusId().
  129. */
  130. struct drm_unique {
  131. __kernel_size_t unique_len; /**< Length of unique */
  132. char *unique; /**< Unique name for driver instantiation */
  133. };
  134. struct drm_list {
  135. int count; /**< Length of user-space structures */
  136. struct drm_version *version;
  137. };
  138. struct drm_block {
  139. int unused;
  140. };
  141. /**
  142. * DRM_IOCTL_CONTROL ioctl argument type.
  143. *
  144. * \sa drmCtlInstHandler() and drmCtlUninstHandler().
  145. */
  146. struct drm_control {
  147. enum {
  148. DRM_ADD_COMMAND,
  149. DRM_RM_COMMAND,
  150. DRM_INST_HANDLER,
  151. DRM_UNINST_HANDLER
  152. } func;
  153. int irq;
  154. };
  155. /**
  156. * Type of memory to map.
  157. */
  158. enum drm_map_type {
  159. _DRM_FRAME_BUFFER = 0, /**< WC (no caching), no core dump */
  160. _DRM_REGISTERS = 1, /**< no caching, no core dump */
  161. _DRM_SHM = 2, /**< shared, cached */
  162. _DRM_AGP = 3, /**< AGP/GART */
  163. _DRM_SCATTER_GATHER = 4, /**< Scatter/gather memory for PCI DMA */
  164. _DRM_CONSISTENT = 5 /**< Consistent memory for PCI DMA */
  165. };
  166. /**
  167. * Memory mapping flags.
  168. */
  169. enum drm_map_flags {
  170. _DRM_RESTRICTED = 0x01, /**< Cannot be mapped to user-virtual */
  171. _DRM_READ_ONLY = 0x02,
  172. _DRM_LOCKED = 0x04, /**< shared, cached, locked */
  173. _DRM_KERNEL = 0x08, /**< kernel requires access */
  174. _DRM_WRITE_COMBINING = 0x10, /**< use write-combining if available */
  175. _DRM_CONTAINS_LOCK = 0x20, /**< SHM page that contains lock */
  176. _DRM_REMOVABLE = 0x40, /**< Removable mapping */
  177. _DRM_DRIVER = 0x80 /**< Managed by driver */
  178. };
  179. struct drm_ctx_priv_map {
  180. unsigned int ctx_id; /**< Context requesting private mapping */
  181. void *handle; /**< Handle of map */
  182. };
  183. /**
  184. * DRM_IOCTL_GET_MAP, DRM_IOCTL_ADD_MAP and DRM_IOCTL_RM_MAP ioctls
  185. * argument type.
  186. *
  187. * \sa drmAddMap().
  188. */
  189. struct drm_map {
  190. unsigned long offset; /**< Requested physical address (0 for SAREA)*/
  191. unsigned long size; /**< Requested physical size (bytes) */
  192. enum drm_map_type type; /**< Type of memory to map */
  193. enum drm_map_flags flags; /**< Flags */
  194. void *handle; /**< User-space: "Handle" to pass to mmap() */
  195. /**< Kernel-space: kernel-virtual address */
  196. int mtrr; /**< MTRR slot used */
  197. /* Private data */
  198. };
  199. /**
  200. * DRM_IOCTL_GET_CLIENT ioctl argument type.
  201. */
  202. struct drm_client {
  203. int idx; /**< Which client desired? */
  204. int auth; /**< Is client authenticated? */
  205. unsigned long pid; /**< Process ID */
  206. unsigned long uid; /**< User ID */
  207. unsigned long magic; /**< Magic */
  208. unsigned long iocs; /**< Ioctl count */
  209. };
  210. enum drm_stat_type {
  211. _DRM_STAT_LOCK,
  212. _DRM_STAT_OPENS,
  213. _DRM_STAT_CLOSES,
  214. _DRM_STAT_IOCTLS,
  215. _DRM_STAT_LOCKS,
  216. _DRM_STAT_UNLOCKS,
  217. _DRM_STAT_VALUE, /**< Generic value */
  218. _DRM_STAT_BYTE, /**< Generic byte counter (1024bytes/K) */
  219. _DRM_STAT_COUNT, /**< Generic non-byte counter (1000/k) */
  220. _DRM_STAT_IRQ, /**< IRQ */
  221. _DRM_STAT_PRIMARY, /**< Primary DMA bytes */
  222. _DRM_STAT_SECONDARY, /**< Secondary DMA bytes */
  223. _DRM_STAT_DMA, /**< DMA */
  224. _DRM_STAT_SPECIAL, /**< Special DMA (e.g., priority or polled) */
  225. _DRM_STAT_MISSED /**< Missed DMA opportunity */
  226. /* Add to the *END* of the list */
  227. };
  228. /**
  229. * DRM_IOCTL_GET_STATS ioctl argument type.
  230. */
  231. struct drm_stats {
  232. unsigned long count;
  233. struct {
  234. unsigned long value;
  235. enum drm_stat_type type;
  236. } data[15];
  237. };
  238. /**
  239. * Hardware locking flags.
  240. */
  241. enum drm_lock_flags {
  242. _DRM_LOCK_READY = 0x01, /**< Wait until hardware is ready for DMA */
  243. _DRM_LOCK_QUIESCENT = 0x02, /**< Wait until hardware quiescent */
  244. _DRM_LOCK_FLUSH = 0x04, /**< Flush this context's DMA queue first */
  245. _DRM_LOCK_FLUSH_ALL = 0x08, /**< Flush all DMA queues first */
  246. /* These *HALT* flags aren't supported yet
  247. -- they will be used to support the
  248. full-screen DGA-like mode. */
  249. _DRM_HALT_ALL_QUEUES = 0x10, /**< Halt all current and future queues */
  250. _DRM_HALT_CUR_QUEUES = 0x20 /**< Halt all current queues */
  251. };
  252. /**
  253. * DRM_IOCTL_LOCK, DRM_IOCTL_UNLOCK and DRM_IOCTL_FINISH ioctl argument type.
  254. *
  255. * \sa drmGetLock() and drmUnlock().
  256. */
  257. struct drm_lock {
  258. int context;
  259. enum drm_lock_flags flags;
  260. };
  261. /**
  262. * DMA flags
  263. *
  264. * \warning
  265. * These values \e must match xf86drm.h.
  266. *
  267. * \sa drm_dma.
  268. */
  269. enum drm_dma_flags {
  270. /* Flags for DMA buffer dispatch */
  271. _DRM_DMA_BLOCK = 0x01, /**<
  272. * Block until buffer dispatched.
  273. *
  274. * \note The buffer may not yet have
  275. * been processed by the hardware --
  276. * getting a hardware lock with the
  277. * hardware quiescent will ensure
  278. * that the buffer has been
  279. * processed.
  280. */
  281. _DRM_DMA_WHILE_LOCKED = 0x02, /**< Dispatch while lock held */
  282. _DRM_DMA_PRIORITY = 0x04, /**< High priority dispatch */
  283. /* Flags for DMA buffer request */
  284. _DRM_DMA_WAIT = 0x10, /**< Wait for free buffers */
  285. _DRM_DMA_SMALLER_OK = 0x20, /**< Smaller-than-requested buffers OK */
  286. _DRM_DMA_LARGER_OK = 0x40 /**< Larger-than-requested buffers OK */
  287. };
  288. /**
  289. * DRM_IOCTL_ADD_BUFS and DRM_IOCTL_MARK_BUFS ioctl argument type.
  290. *
  291. * \sa drmAddBufs().
  292. */
  293. struct drm_buf_desc {
  294. int count; /**< Number of buffers of this size */
  295. int size; /**< Size in bytes */
  296. int low_mark; /**< Low water mark */
  297. int high_mark; /**< High water mark */
  298. enum {
  299. _DRM_PAGE_ALIGN = 0x01, /**< Align on page boundaries for DMA */
  300. _DRM_AGP_BUFFER = 0x02, /**< Buffer is in AGP space */
  301. _DRM_SG_BUFFER = 0x04, /**< Scatter/gather memory buffer */
  302. _DRM_FB_BUFFER = 0x08, /**< Buffer is in frame buffer */
  303. _DRM_PCI_BUFFER_RO = 0x10 /**< Map PCI DMA buffer read-only */
  304. } flags;
  305. unsigned long agp_start; /**<
  306. * Start address of where the AGP buffers are
  307. * in the AGP aperture
  308. */
  309. };
  310. /**
  311. * DRM_IOCTL_INFO_BUFS ioctl argument type.
  312. */
  313. struct drm_buf_info {
  314. int count; /**< Entries in list */
  315. struct drm_buf_desc *list;
  316. };
  317. /**
  318. * DRM_IOCTL_FREE_BUFS ioctl argument type.
  319. */
  320. struct drm_buf_free {
  321. int count;
  322. int *list;
  323. };
  324. /**
  325. * Buffer information
  326. *
  327. * \sa drm_buf_map.
  328. */
  329. struct drm_buf_pub {
  330. int idx; /**< Index into the master buffer list */
  331. int total; /**< Buffer size */
  332. int used; /**< Amount of buffer in use (for DMA) */
  333. void *address; /**< Address of buffer */
  334. };
  335. /**
  336. * DRM_IOCTL_MAP_BUFS ioctl argument type.
  337. */
  338. struct drm_buf_map {
  339. int count; /**< Length of the buffer list */
  340. #ifdef __cplusplus
  341. void *virt;
  342. #else
  343. void *virtual; /**< Mmap'd area in user-virtual */
  344. #endif
  345. struct drm_buf_pub *list; /**< Buffer information */
  346. };
  347. /**
  348. * DRM_IOCTL_DMA ioctl argument type.
  349. *
  350. * Indices here refer to the offset into the buffer list in drm_buf_get.
  351. *
  352. * \sa drmDMA().
  353. */
  354. struct drm_dma {
  355. int context; /**< Context handle */
  356. int send_count; /**< Number of buffers to send */
  357. int *send_indices; /**< List of handles to buffers */
  358. int *send_sizes; /**< Lengths of data to send */
  359. enum drm_dma_flags flags; /**< Flags */
  360. int request_count; /**< Number of buffers requested */
  361. int request_size; /**< Desired size for buffers */
  362. int *request_indices; /**< Buffer information */
  363. int *request_sizes;
  364. int granted_count; /**< Number of buffers granted */
  365. };
  366. enum drm_ctx_flags {
  367. _DRM_CONTEXT_PRESERVED = 0x01,
  368. _DRM_CONTEXT_2DONLY = 0x02
  369. };
  370. /**
  371. * DRM_IOCTL_ADD_CTX ioctl argument type.
  372. *
  373. * \sa drmCreateContext() and drmDestroyContext().
  374. */
  375. struct drm_ctx {
  376. drm_context_t handle;
  377. enum drm_ctx_flags flags;
  378. };
  379. /**
  380. * DRM_IOCTL_RES_CTX ioctl argument type.
  381. */
  382. struct drm_ctx_res {
  383. int count;
  384. struct drm_ctx *contexts;
  385. };
  386. /**
  387. * DRM_IOCTL_ADD_DRAW and DRM_IOCTL_RM_DRAW ioctl argument type.
  388. */
  389. struct drm_draw {
  390. drm_drawable_t handle;
  391. };
  392. /**
  393. * DRM_IOCTL_UPDATE_DRAW ioctl argument type.
  394. */
  395. typedef enum {
  396. DRM_DRAWABLE_CLIPRECTS
  397. } drm_drawable_info_type_t;
  398. struct drm_update_draw {
  399. drm_drawable_t handle;
  400. unsigned int type;
  401. unsigned int num;
  402. unsigned long long data;
  403. };
  404. /**
  405. * DRM_IOCTL_GET_MAGIC and DRM_IOCTL_AUTH_MAGIC ioctl argument type.
  406. */
  407. struct drm_auth {
  408. drm_magic_t magic;
  409. };
  410. /**
  411. * DRM_IOCTL_IRQ_BUSID ioctl argument type.
  412. *
  413. * \sa drmGetInterruptFromBusID().
  414. */
  415. struct drm_irq_busid {
  416. int irq; /**< IRQ number */
  417. int busnum; /**< bus number */
  418. int devnum; /**< device number */
  419. int funcnum; /**< function number */
  420. };
  421. enum drm_vblank_seq_type {
  422. _DRM_VBLANK_ABSOLUTE = 0x0, /**< Wait for specific vblank sequence number */
  423. _DRM_VBLANK_RELATIVE = 0x1, /**< Wait for given number of vblanks */
  424. /* bits 1-6 are reserved for high crtcs */
  425. _DRM_VBLANK_HIGH_CRTC_MASK = 0x0000003e,
  426. _DRM_VBLANK_EVENT = 0x4000000, /**< Send event instead of blocking */
  427. _DRM_VBLANK_FLIP = 0x8000000, /**< Scheduled buffer swap should flip */
  428. _DRM_VBLANK_NEXTONMISS = 0x10000000, /**< If missed, wait for next vblank */
  429. _DRM_VBLANK_SECONDARY = 0x20000000, /**< Secondary display controller */
  430. _DRM_VBLANK_SIGNAL = 0x40000000 /**< Send signal instead of blocking, unsupported */
  431. };
  432. #define _DRM_VBLANK_HIGH_CRTC_SHIFT 1
  433. #define _DRM_VBLANK_TYPES_MASK (_DRM_VBLANK_ABSOLUTE | _DRM_VBLANK_RELATIVE)
  434. #define _DRM_VBLANK_FLAGS_MASK (_DRM_VBLANK_EVENT | _DRM_VBLANK_SIGNAL | \
  435. _DRM_VBLANK_SECONDARY | _DRM_VBLANK_NEXTONMISS)
  436. struct drm_wait_vblank_request {
  437. enum drm_vblank_seq_type type;
  438. unsigned int sequence;
  439. unsigned long signal;
  440. };
  441. struct drm_wait_vblank_reply {
  442. enum drm_vblank_seq_type type;
  443. unsigned int sequence;
  444. long tval_sec;
  445. long tval_usec;
  446. };
  447. /**
  448. * DRM_IOCTL_WAIT_VBLANK ioctl argument type.
  449. *
  450. * \sa drmWaitVBlank().
  451. */
  452. union drm_wait_vblank {
  453. struct drm_wait_vblank_request request;
  454. struct drm_wait_vblank_reply reply;
  455. };
  456. #define _DRM_PRE_MODESET 1
  457. #define _DRM_POST_MODESET 2
  458. /**
  459. * DRM_IOCTL_MODESET_CTL ioctl argument type
  460. *
  461. * \sa drmModesetCtl().
  462. */
  463. struct drm_modeset_ctl {
  464. __u32 crtc;
  465. __u32 cmd;
  466. };
  467. /**
  468. * DRM_IOCTL_AGP_ENABLE ioctl argument type.
  469. *
  470. * \sa drmAgpEnable().
  471. */
  472. struct drm_agp_mode {
  473. unsigned long mode; /**< AGP mode */
  474. };
  475. /**
  476. * DRM_IOCTL_AGP_ALLOC and DRM_IOCTL_AGP_FREE ioctls argument type.
  477. *
  478. * \sa drmAgpAlloc() and drmAgpFree().
  479. */
  480. struct drm_agp_buffer {
  481. unsigned long size; /**< In bytes -- will round to page boundary */
  482. unsigned long handle; /**< Used for binding / unbinding */
  483. unsigned long type; /**< Type of memory to allocate */
  484. unsigned long physical; /**< Physical used by i810 */
  485. };
  486. /**
  487. * DRM_IOCTL_AGP_BIND and DRM_IOCTL_AGP_UNBIND ioctls argument type.
  488. *
  489. * \sa drmAgpBind() and drmAgpUnbind().
  490. */
  491. struct drm_agp_binding {
  492. unsigned long handle; /**< From drm_agp_buffer */
  493. unsigned long offset; /**< In bytes -- will round to page boundary */
  494. };
  495. /**
  496. * DRM_IOCTL_AGP_INFO ioctl argument type.
  497. *
  498. * \sa drmAgpVersionMajor(), drmAgpVersionMinor(), drmAgpGetMode(),
  499. * drmAgpBase(), drmAgpSize(), drmAgpMemoryUsed(), drmAgpMemoryAvail(),
  500. * drmAgpVendorId() and drmAgpDeviceId().
  501. */
  502. struct drm_agp_info {
  503. int agp_version_major;
  504. int agp_version_minor;
  505. unsigned long mode;
  506. unsigned long aperture_base; /* physical address */
  507. unsigned long aperture_size; /* bytes */
  508. unsigned long memory_allowed; /* bytes */
  509. unsigned long memory_used;
  510. /* PCI information */
  511. unsigned short id_vendor;
  512. unsigned short id_device;
  513. };
  514. /**
  515. * DRM_IOCTL_SG_ALLOC ioctl argument type.
  516. */
  517. struct drm_scatter_gather {
  518. unsigned long size; /**< In bytes -- will round to page boundary */
  519. unsigned long handle; /**< Used for mapping / unmapping */
  520. };
  521. /**
  522. * DRM_IOCTL_SET_VERSION ioctl argument type.
  523. */
  524. struct drm_set_version {
  525. int drm_di_major;
  526. int drm_di_minor;
  527. int drm_dd_major;
  528. int drm_dd_minor;
  529. };
  530. /** DRM_IOCTL_GEM_CLOSE ioctl argument type */
  531. struct drm_gem_close {
  532. /** Handle of the object to be closed. */
  533. __u32 handle;
  534. __u32 pad;
  535. };
  536. /** DRM_IOCTL_GEM_FLINK ioctl argument type */
  537. struct drm_gem_flink {
  538. /** Handle for the object being named */
  539. __u32 handle;
  540. /** Returned global name */
  541. __u32 name;
  542. };
  543. /** DRM_IOCTL_GEM_OPEN ioctl argument type */
  544. struct drm_gem_open {
  545. /** Name of object being opened */
  546. __u32 name;
  547. /** Returned handle for the object */
  548. __u32 handle;
  549. /** Returned size of the object */
  550. __u64 size;
  551. };
  552. #define DRM_CAP_DUMB_BUFFER 0x1
  553. #define DRM_CAP_VBLANK_HIGH_CRTC 0x2
  554. #define DRM_CAP_DUMB_PREFERRED_DEPTH 0x3
  555. #define DRM_CAP_DUMB_PREFER_SHADOW 0x4
  556. #define DRM_CAP_PRIME 0x5
  557. #define DRM_PRIME_CAP_IMPORT 0x1
  558. #define DRM_PRIME_CAP_EXPORT 0x2
  559. #define DRM_CAP_TIMESTAMP_MONOTONIC 0x6
  560. #define DRM_CAP_ASYNC_PAGE_FLIP 0x7
  561. /*
  562. * The CURSOR_WIDTH and CURSOR_HEIGHT capabilities return a valid widthxheight
  563. * combination for the hardware cursor. The intention is that a hardware
  564. * agnostic userspace can query a cursor plane size to use.
  565. *
  566. * Note that the cross-driver contract is to merely return a valid size;
  567. * drivers are free to attach another meaning on top, eg. i915 returns the
  568. * maximum plane size.
  569. */
  570. #define DRM_CAP_CURSOR_WIDTH 0x8
  571. #define DRM_CAP_CURSOR_HEIGHT 0x9
  572. #define DRM_CAP_ADDFB2_MODIFIERS 0x10
  573. /** DRM_IOCTL_GET_CAP ioctl argument type */
  574. struct drm_get_cap {
  575. __u64 capability;
  576. __u64 value;
  577. };
  578. /**
  579. * DRM_CLIENT_CAP_STEREO_3D
  580. *
  581. * if set to 1, the DRM core will expose the stereo 3D capabilities of the
  582. * monitor by advertising the supported 3D layouts in the flags of struct
  583. * drm_mode_modeinfo.
  584. */
  585. #define DRM_CLIENT_CAP_STEREO_3D 1
  586. /**
  587. * DRM_CLIENT_CAP_UNIVERSAL_PLANES
  588. *
  589. * If set to 1, the DRM core will expose all planes (overlay, primary, and
  590. * cursor) to userspace.
  591. */
  592. #define DRM_CLIENT_CAP_UNIVERSAL_PLANES 2
  593. /**
  594. * DRM_CLIENT_CAP_ATOMIC
  595. *
  596. * If set to 1, the DRM core will expose atomic properties to userspace
  597. */
  598. #define DRM_CLIENT_CAP_ATOMIC 3
  599. /** DRM_IOCTL_SET_CLIENT_CAP ioctl argument type */
  600. struct drm_set_client_cap {
  601. __u64 capability;
  602. __u64 value;
  603. };
  604. #define DRM_RDWR O_RDWR
  605. #define DRM_CLOEXEC O_CLOEXEC
  606. struct drm_prime_handle {
  607. __u32 handle;
  608. /** Flags.. only applicable for handle->fd */
  609. __u32 flags;
  610. /** Returned dmabuf file descriptor */
  611. __s32 fd;
  612. };
  613. #include "drm_mode.h"
  614. #define DRM_IOCTL_BASE 'd'
  615. #define DRM_IO(nr) _IO(DRM_IOCTL_BASE,nr)
  616. #define DRM_IOR(nr,type) _IOR(DRM_IOCTL_BASE,nr,type)
  617. #define DRM_IOW(nr,type) _IOW(DRM_IOCTL_BASE,nr,type)
  618. #define DRM_IOWR(nr,type) _IOWR(DRM_IOCTL_BASE,nr,type)
  619. #define DRM_IOCTL_VERSION DRM_IOWR(0x00, struct drm_version)
  620. #define DRM_IOCTL_GET_UNIQUE DRM_IOWR(0x01, struct drm_unique)
  621. #define DRM_IOCTL_GET_MAGIC DRM_IOR( 0x02, struct drm_auth)
  622. #define DRM_IOCTL_IRQ_BUSID DRM_IOWR(0x03, struct drm_irq_busid)
  623. #define DRM_IOCTL_GET_MAP DRM_IOWR(0x04, struct drm_map)
  624. #define DRM_IOCTL_GET_CLIENT DRM_IOWR(0x05, struct drm_client)
  625. #define DRM_IOCTL_GET_STATS DRM_IOR( 0x06, struct drm_stats)
  626. #define DRM_IOCTL_SET_VERSION DRM_IOWR(0x07, struct drm_set_version)
  627. #define DRM_IOCTL_MODESET_CTL DRM_IOW(0x08, struct drm_modeset_ctl)
  628. #define DRM_IOCTL_GEM_CLOSE DRM_IOW (0x09, struct drm_gem_close)
  629. #define DRM_IOCTL_GEM_FLINK DRM_IOWR(0x0a, struct drm_gem_flink)
  630. #define DRM_IOCTL_GEM_OPEN DRM_IOWR(0x0b, struct drm_gem_open)
  631. #define DRM_IOCTL_GET_CAP DRM_IOWR(0x0c, struct drm_get_cap)
  632. #define DRM_IOCTL_SET_CLIENT_CAP DRM_IOW( 0x0d, struct drm_set_client_cap)
  633. #define DRM_IOCTL_SET_UNIQUE DRM_IOW( 0x10, struct drm_unique)
  634. #define DRM_IOCTL_AUTH_MAGIC DRM_IOW( 0x11, struct drm_auth)
  635. #define DRM_IOCTL_BLOCK DRM_IOWR(0x12, struct drm_block)
  636. #define DRM_IOCTL_UNBLOCK DRM_IOWR(0x13, struct drm_block)
  637. #define DRM_IOCTL_CONTROL DRM_IOW( 0x14, struct drm_control)
  638. #define DRM_IOCTL_ADD_MAP DRM_IOWR(0x15, struct drm_map)
  639. #define DRM_IOCTL_ADD_BUFS DRM_IOWR(0x16, struct drm_buf_desc)
  640. #define DRM_IOCTL_MARK_BUFS DRM_IOW( 0x17, struct drm_buf_desc)
  641. #define DRM_IOCTL_INFO_BUFS DRM_IOWR(0x18, struct drm_buf_info)
  642. #define DRM_IOCTL_MAP_BUFS DRM_IOWR(0x19, struct drm_buf_map)
  643. #define DRM_IOCTL_FREE_BUFS DRM_IOW( 0x1a, struct drm_buf_free)
  644. #define DRM_IOCTL_RM_MAP DRM_IOW( 0x1b, struct drm_map)
  645. #define DRM_IOCTL_SET_SAREA_CTX DRM_IOW( 0x1c, struct drm_ctx_priv_map)
  646. #define DRM_IOCTL_GET_SAREA_CTX DRM_IOWR(0x1d, struct drm_ctx_priv_map)
  647. #define DRM_IOCTL_SET_MASTER DRM_IO(0x1e)
  648. #define DRM_IOCTL_DROP_MASTER DRM_IO(0x1f)
  649. #define DRM_IOCTL_ADD_CTX DRM_IOWR(0x20, struct drm_ctx)
  650. #define DRM_IOCTL_RM_CTX DRM_IOWR(0x21, struct drm_ctx)
  651. #define DRM_IOCTL_MOD_CTX DRM_IOW( 0x22, struct drm_ctx)
  652. #define DRM_IOCTL_GET_CTX DRM_IOWR(0x23, struct drm_ctx)
  653. #define DRM_IOCTL_SWITCH_CTX DRM_IOW( 0x24, struct drm_ctx)
  654. #define DRM_IOCTL_NEW_CTX DRM_IOW( 0x25, struct drm_ctx)
  655. #define DRM_IOCTL_RES_CTX DRM_IOWR(0x26, struct drm_ctx_res)
  656. #define DRM_IOCTL_ADD_DRAW DRM_IOWR(0x27, struct drm_draw)
  657. #define DRM_IOCTL_RM_DRAW DRM_IOWR(0x28, struct drm_draw)
  658. #define DRM_IOCTL_DMA DRM_IOWR(0x29, struct drm_dma)
  659. #define DRM_IOCTL_LOCK DRM_IOW( 0x2a, struct drm_lock)
  660. #define DRM_IOCTL_UNLOCK DRM_IOW( 0x2b, struct drm_lock)
  661. #define DRM_IOCTL_FINISH DRM_IOW( 0x2c, struct drm_lock)
  662. #define DRM_IOCTL_PRIME_HANDLE_TO_FD DRM_IOWR(0x2d, struct drm_prime_handle)
  663. #define DRM_IOCTL_PRIME_FD_TO_HANDLE DRM_IOWR(0x2e, struct drm_prime_handle)
  664. #define DRM_IOCTL_AGP_ACQUIRE DRM_IO( 0x30)
  665. #define DRM_IOCTL_AGP_RELEASE DRM_IO( 0x31)
  666. #define DRM_IOCTL_AGP_ENABLE DRM_IOW( 0x32, struct drm_agp_mode)
  667. #define DRM_IOCTL_AGP_INFO DRM_IOR( 0x33, struct drm_agp_info)
  668. #define DRM_IOCTL_AGP_ALLOC DRM_IOWR(0x34, struct drm_agp_buffer)
  669. #define DRM_IOCTL_AGP_FREE DRM_IOW( 0x35, struct drm_agp_buffer)
  670. #define DRM_IOCTL_AGP_BIND DRM_IOW( 0x36, struct drm_agp_binding)
  671. #define DRM_IOCTL_AGP_UNBIND DRM_IOW( 0x37, struct drm_agp_binding)
  672. #define DRM_IOCTL_SG_ALLOC DRM_IOWR(0x38, struct drm_scatter_gather)
  673. #define DRM_IOCTL_SG_FREE DRM_IOW( 0x39, struct drm_scatter_gather)
  674. #define DRM_IOCTL_WAIT_VBLANK DRM_IOWR(0x3a, union drm_wait_vblank)
  675. #define DRM_IOCTL_UPDATE_DRAW DRM_IOW(0x3f, struct drm_update_draw)
  676. #define DRM_IOCTL_MODE_GETRESOURCES DRM_IOWR(0xA0, struct drm_mode_card_res)
  677. #define DRM_IOCTL_MODE_GETCRTC DRM_IOWR(0xA1, struct drm_mode_crtc)
  678. #define DRM_IOCTL_MODE_SETCRTC DRM_IOWR(0xA2, struct drm_mode_crtc)
  679. #define DRM_IOCTL_MODE_CURSOR DRM_IOWR(0xA3, struct drm_mode_cursor)
  680. #define DRM_IOCTL_MODE_GETGAMMA DRM_IOWR(0xA4, struct drm_mode_crtc_lut)
  681. #define DRM_IOCTL_MODE_SETGAMMA DRM_IOWR(0xA5, struct drm_mode_crtc_lut)
  682. #define DRM_IOCTL_MODE_GETENCODER DRM_IOWR(0xA6, struct drm_mode_get_encoder)
  683. #define DRM_IOCTL_MODE_GETCONNECTOR DRM_IOWR(0xA7, struct drm_mode_get_connector)
  684. #define DRM_IOCTL_MODE_ATTACHMODE DRM_IOWR(0xA8, struct drm_mode_mode_cmd) /* deprecated (never worked) */
  685. #define DRM_IOCTL_MODE_DETACHMODE DRM_IOWR(0xA9, struct drm_mode_mode_cmd) /* deprecated (never worked) */
  686. #define DRM_IOCTL_MODE_GETPROPERTY DRM_IOWR(0xAA, struct drm_mode_get_property)
  687. #define DRM_IOCTL_MODE_SETPROPERTY DRM_IOWR(0xAB, struct drm_mode_connector_set_property)
  688. #define DRM_IOCTL_MODE_GETPROPBLOB DRM_IOWR(0xAC, struct drm_mode_get_blob)
  689. #define DRM_IOCTL_MODE_GETFB DRM_IOWR(0xAD, struct drm_mode_fb_cmd)
  690. #define DRM_IOCTL_MODE_ADDFB DRM_IOWR(0xAE, struct drm_mode_fb_cmd)
  691. #define DRM_IOCTL_MODE_RMFB DRM_IOWR(0xAF, unsigned int)
  692. #define DRM_IOCTL_MODE_PAGE_FLIP DRM_IOWR(0xB0, struct drm_mode_crtc_page_flip)
  693. #define DRM_IOCTL_MODE_DIRTYFB DRM_IOWR(0xB1, struct drm_mode_fb_dirty_cmd)
  694. #define DRM_IOCTL_MODE_CREATE_DUMB DRM_IOWR(0xB2, struct drm_mode_create_dumb)
  695. #define DRM_IOCTL_MODE_MAP_DUMB DRM_IOWR(0xB3, struct drm_mode_map_dumb)
  696. #define DRM_IOCTL_MODE_DESTROY_DUMB DRM_IOWR(0xB4, struct drm_mode_destroy_dumb)
  697. #define DRM_IOCTL_MODE_GETPLANERESOURCES DRM_IOWR(0xB5, struct drm_mode_get_plane_res)
  698. #define DRM_IOCTL_MODE_GETPLANE DRM_IOWR(0xB6, struct drm_mode_get_plane)
  699. #define DRM_IOCTL_MODE_SETPLANE DRM_IOWR(0xB7, struct drm_mode_set_plane)
  700. #define DRM_IOCTL_MODE_ADDFB2 DRM_IOWR(0xB8, struct drm_mode_fb_cmd2)
  701. #define DRM_IOCTL_MODE_OBJ_GETPROPERTIES DRM_IOWR(0xB9, struct drm_mode_obj_get_properties)
  702. #define DRM_IOCTL_MODE_OBJ_SETPROPERTY DRM_IOWR(0xBA, struct drm_mode_obj_set_property)
  703. #define DRM_IOCTL_MODE_CURSOR2 DRM_IOWR(0xBB, struct drm_mode_cursor2)
  704. #define DRM_IOCTL_MODE_ATOMIC DRM_IOWR(0xBC, struct drm_mode_atomic)
  705. #define DRM_IOCTL_MODE_CREATEPROPBLOB DRM_IOWR(0xBD, struct drm_mode_create_blob)
  706. #define DRM_IOCTL_MODE_DESTROYPROPBLOB DRM_IOWR(0xBE, struct drm_mode_destroy_blob)
  707. /**
  708. * Device specific ioctls should only be in their respective headers
  709. * The device specific ioctl range is from 0x40 to 0x9f.
  710. * Generic IOCTLS restart at 0xA0.
  711. *
  712. * \sa drmCommandNone(), drmCommandRead(), drmCommandWrite(), and
  713. * drmCommandReadWrite().
  714. */
  715. #define DRM_COMMAND_BASE 0x40
  716. #define DRM_COMMAND_END 0xA0
  717. /**
  718. * Header for events written back to userspace on the drm fd. The
  719. * type defines the type of event, the length specifies the total
  720. * length of the event (including the header), and user_data is
  721. * typically a 64 bit value passed with the ioctl that triggered the
  722. * event. A read on the drm fd will always only return complete
  723. * events, that is, if for example the read buffer is 100 bytes, and
  724. * there are two 64 byte events pending, only one will be returned.
  725. *
  726. * Event types 0 - 0x7fffffff are generic drm events, 0x80000000 and
  727. * up are chipset specific.
  728. */
  729. struct drm_event {
  730. __u32 type;
  731. __u32 length;
  732. };
  733. #define DRM_EVENT_VBLANK 0x01
  734. #define DRM_EVENT_FLIP_COMPLETE 0x02
  735. struct drm_event_vblank {
  736. struct drm_event base;
  737. __u64 user_data;
  738. __u32 tv_sec;
  739. __u32 tv_usec;
  740. __u32 sequence;
  741. __u32 reserved;
  742. };
  743. /* typedef area */
  744. typedef struct drm_clip_rect drm_clip_rect_t;
  745. typedef struct drm_drawable_info drm_drawable_info_t;
  746. typedef struct drm_tex_region drm_tex_region_t;
  747. typedef struct drm_hw_lock drm_hw_lock_t;
  748. typedef struct drm_version drm_version_t;
  749. typedef struct drm_unique drm_unique_t;
  750. typedef struct drm_list drm_list_t;
  751. typedef struct drm_block drm_block_t;
  752. typedef struct drm_control drm_control_t;
  753. typedef enum drm_map_type drm_map_type_t;
  754. typedef enum drm_map_flags drm_map_flags_t;
  755. typedef struct drm_ctx_priv_map drm_ctx_priv_map_t;
  756. typedef struct drm_map drm_map_t;
  757. typedef struct drm_client drm_client_t;
  758. typedef enum drm_stat_type drm_stat_type_t;
  759. typedef struct drm_stats drm_stats_t;
  760. typedef enum drm_lock_flags drm_lock_flags_t;
  761. typedef struct drm_lock drm_lock_t;
  762. typedef enum drm_dma_flags drm_dma_flags_t;
  763. typedef struct drm_buf_desc drm_buf_desc_t;
  764. typedef struct drm_buf_info drm_buf_info_t;
  765. typedef struct drm_buf_free drm_buf_free_t;
  766. typedef struct drm_buf_pub drm_buf_pub_t;
  767. typedef struct drm_buf_map drm_buf_map_t;
  768. typedef struct drm_dma drm_dma_t;
  769. typedef union drm_wait_vblank drm_wait_vblank_t;
  770. typedef struct drm_agp_mode drm_agp_mode_t;
  771. typedef enum drm_ctx_flags drm_ctx_flags_t;
  772. typedef struct drm_ctx drm_ctx_t;
  773. typedef struct drm_ctx_res drm_ctx_res_t;
  774. typedef struct drm_draw drm_draw_t;
  775. typedef struct drm_update_draw drm_update_draw_t;
  776. typedef struct drm_auth drm_auth_t;
  777. typedef struct drm_irq_busid drm_irq_busid_t;
  778. typedef enum drm_vblank_seq_type drm_vblank_seq_type_t;
  779. typedef struct drm_agp_buffer drm_agp_buffer_t;
  780. typedef struct drm_agp_binding drm_agp_binding_t;
  781. typedef struct drm_agp_info drm_agp_info_t;
  782. typedef struct drm_scatter_gather drm_scatter_gather_t;
  783. typedef struct drm_set_version drm_set_version_t;
  784. #endif