spr.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * (C) Copyright 2007
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Author: Igor Lisitsin <igor@emcraft.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. /*
  11. * SPR test
  12. *
  13. * The test checks the contents of Special Purpose Registers (SPR) listed
  14. * in the spr_test_list array below.
  15. * Each SPR value is read using mfspr instruction, some bits are masked
  16. * according to the table and the resulting value is compared to the
  17. * corresponding table value.
  18. */
  19. #include <post.h>
  20. #if CONFIG_POST & CONFIG_SYS_POST_SPR
  21. #include <asm/processor.h>
  22. #ifdef CONFIG_4xx_DCACHE
  23. #include <asm/mmu.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. #endif
  26. static struct {
  27. int number;
  28. char * name;
  29. unsigned long mask;
  30. unsigned long value;
  31. } spr_test_list [] = {
  32. /* Standard Special-Purpose Registers */
  33. {0x001, "XER", 0x00000000, 0x00000000},
  34. {0x008, "LR", 0x00000000, 0x00000000},
  35. {0x009, "CTR", 0x00000000, 0x00000000},
  36. {0x016, "DEC", 0x00000000, 0x00000000},
  37. {0x01a, "SRR0", 0x00000000, 0x00000000},
  38. {0x01b, "SRR1", 0x00000000, 0x00000000},
  39. {0x110, "SPRG0", 0x00000000, 0x00000000},
  40. {0x111, "SPRG1", 0x00000000, 0x00000000},
  41. {0x112, "SPRG2", 0x00000000, 0x00000000},
  42. {0x113, "SPRG3", 0x00000000, 0x00000000},
  43. {0x11f, "PVR", 0x00000000, 0x00000000},
  44. /* Additional Special-Purpose Registers.
  45. * The values must match the initialization
  46. * values from arch/powerpc/cpu/ppc4xx/start.S
  47. */
  48. {0x30, "PID", 0x00000000, 0x00000000},
  49. {0x3a, "CSRR0", 0x00000000, 0x00000000},
  50. {0x3b, "CSRR1", 0x00000000, 0x00000000},
  51. {0x3d, "DEAR", 0x00000000, 0x00000000},
  52. {0x3e, "ESR", 0x00000000, 0x00000000},
  53. #ifdef CONFIG_440
  54. {0x3f, "IVPR", 0xffff0000, 0x00000000},
  55. #endif
  56. {0x100, "USPRG0", 0x00000000, 0x00000000},
  57. {0x104, "SPRG4", 0x00000000, 0x00000000},
  58. {0x105, "SPRG5", 0x00000000, 0x00000000},
  59. {0x106, "SPRG6", 0x00000000, 0x00000000},
  60. {0x107, "SPRG7", 0x00000000, 0x00000000},
  61. {0x10c, "TBL", 0x00000000, 0x00000000},
  62. {0x10d, "TBU", 0x00000000, 0x00000000},
  63. #ifdef CONFIG_440
  64. {0x11e, "PIR", 0x0000000f, 0x00000000},
  65. #endif
  66. {0x130, "DBSR", 0x00000000, 0x00000000},
  67. {0x134, "DBCR0", 0x00000000, 0x00000000},
  68. {0x135, "DBCR1", 0x00000000, 0x00000000},
  69. {0x136, "DBCR2", 0x00000000, 0x00000000},
  70. {0x138, "IAC1", 0x00000000, 0x00000000},
  71. {0x139, "IAC2", 0x00000000, 0x00000000},
  72. {0x13a, "IAC3", 0x00000000, 0x00000000},
  73. {0x13b, "IAC4", 0x00000000, 0x00000000},
  74. {0x13c, "DAC1", 0x00000000, 0x00000000},
  75. {0x13d, "DAC2", 0x00000000, 0x00000000},
  76. {0x13e, "DVC1", 0x00000000, 0x00000000},
  77. {0x13f, "DVC2", 0x00000000, 0x00000000},
  78. {0x150, "TSR", 0x00000000, 0x00000000},
  79. {0x154, "TCR", 0x00000000, 0x00000000},
  80. #ifdef CONFIG_440
  81. {0x190, "IVOR0", 0x0000fff0, 0x00000100},
  82. {0x191, "IVOR1", 0x0000fff0, 0x00000200},
  83. {0x192, "IVOR2", 0x0000fff0, 0x00000300},
  84. {0x193, "IVOR3", 0x0000fff0, 0x00000400},
  85. {0x194, "IVOR4", 0x0000fff0, 0x00000500},
  86. {0x195, "IVOR5", 0x0000fff0, 0x00000600},
  87. {0x196, "IVOR6", 0x0000fff0, 0x00000700},
  88. {0x197, "IVOR7", 0x0000fff0, 0x00000800},
  89. {0x198, "IVOR8", 0x0000fff0, 0x00000c00},
  90. {0x199, "IVOR9", 0x00000000, 0x00000000},
  91. {0x19a, "IVOR10", 0x0000fff0, 0x00000900},
  92. {0x19b, "IVOR11", 0x00000000, 0x00000000},
  93. {0x19c, "IVOR12", 0x00000000, 0x00000000},
  94. {0x19d, "IVOR13", 0x0000fff0, 0x00001300},
  95. {0x19e, "IVOR14", 0x0000fff0, 0x00001400},
  96. {0x19f, "IVOR15", 0x0000fff0, 0x00002000},
  97. #endif
  98. {0x23a, "MCSRR0", 0x00000000, 0x00000000},
  99. {0x23b, "MCSRR1", 0x00000000, 0x00000000},
  100. {0x23c, "MCSR", 0x00000000, 0x00000000},
  101. {0x370, "INV0", 0x00000000, 0x00000000},
  102. {0x371, "INV1", 0x00000000, 0x00000000},
  103. {0x372, "INV2", 0x00000000, 0x00000000},
  104. {0x373, "INV3", 0x00000000, 0x00000000},
  105. {0x374, "ITV0", 0x00000000, 0x00000000},
  106. {0x375, "ITV1", 0x00000000, 0x00000000},
  107. {0x376, "ITV2", 0x00000000, 0x00000000},
  108. {0x377, "ITV3", 0x00000000, 0x00000000},
  109. {0x378, "CCR1", 0x00000000, 0x00000000},
  110. {0x390, "DNV0", 0x00000000, 0x00000000},
  111. {0x391, "DNV1", 0x00000000, 0x00000000},
  112. {0x392, "DNV2", 0x00000000, 0x00000000},
  113. {0x393, "DNV3", 0x00000000, 0x00000000},
  114. {0x394, "DTV0", 0x00000000, 0x00000000},
  115. {0x395, "DTV1", 0x00000000, 0x00000000},
  116. {0x396, "DTV2", 0x00000000, 0x00000000},
  117. {0x397, "DTV3", 0x00000000, 0x00000000},
  118. #ifdef CONFIG_440
  119. {0x398, "DVLIM", 0x0fc1f83f, 0x0001f800},
  120. {0x399, "IVLIM", 0x0fc1f83f, 0x0001f800},
  121. #endif
  122. {0x39b, "RSTCFG", 0x00000000, 0x00000000},
  123. {0x39c, "DCDBTRL", 0x00000000, 0x00000000},
  124. {0x39d, "DCDBTRH", 0x00000000, 0x00000000},
  125. {0x39e, "ICDBTRL", 0x00000000, 0x00000000},
  126. {0x39f, "ICDBTRH", 0x00000000, 0x00000000},
  127. {0x3b2, "MMUCR", 0x00000000, 0x00000000},
  128. {0x3b3, "CCR0", 0x00000000, 0x00000000},
  129. {0x3d3, "ICDBDR", 0x00000000, 0x00000000},
  130. {0x3f3, "DBDR", 0x00000000, 0x00000000},
  131. };
  132. static int spr_test_list_size = ARRAY_SIZE(spr_test_list);
  133. int spr_post_test (int flags)
  134. {
  135. int ret = 0;
  136. int i;
  137. unsigned long code[] = {
  138. 0x7c6002a6, /* mfspr r3,SPR */
  139. 0x4e800020 /* blr */
  140. };
  141. unsigned long (*get_spr) (void) = (void *) code;
  142. #ifdef CONFIG_4xx_DCACHE
  143. /* disable cache */
  144. change_tlb(gd->bd->bi_memstart, gd->bd->bi_memsize, TLB_WORD2_I_ENABLE);
  145. #endif
  146. for (i = 0; i < spr_test_list_size; i++) {
  147. int num = spr_test_list[i].number;
  148. /* mfspr r3,num */
  149. code[0] = 0x7c6002a6 | ((num & 0x1F) << 16) | ((num & 0x3E0) << 6);
  150. asm volatile ("isync");
  151. if ((get_spr () & spr_test_list[i].mask) !=
  152. (spr_test_list[i].value & spr_test_list[i].mask)) {
  153. post_log ("The value of %s special register "
  154. "is incorrect: 0x%08X\n",
  155. spr_test_list[i].name, get_spr ());
  156. ret = -1;
  157. }
  158. }
  159. #ifdef CONFIG_4xx_DCACHE
  160. /* enable cache */
  161. change_tlb(gd->bd->bi_memstart, gd->bd->bi_memsize, 0);
  162. #endif
  163. return ret;
  164. }
  165. #endif /* CONFIG_POST & CONFIG_SYS_POST_SPR */