fsl_sfp.h 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _FSL_SFP_SNVS_
  7. #define _FSL_SFP_SNVS_
  8. #include <common.h>
  9. #include <config.h>
  10. #include <asm/io.h>
  11. #ifdef CONFIG_SYS_FSL_SRK_LE
  12. #define srk_in32(a) in_le32(a)
  13. #else
  14. #define srk_in32(a) in_be32(a)
  15. #endif
  16. #ifdef CONFIG_SYS_FSL_SFP_LE
  17. #define sfp_in32(a) in_le32(a)
  18. #define sfp_out32(a, v) out_le32(a, v)
  19. #define sfp_in16(a) in_le16(a)
  20. #elif defined(CONFIG_SYS_FSL_SFP_BE)
  21. #define sfp_in32(a) in_be32(a)
  22. #define sfp_out32(a, v) out_be32(a, v)
  23. #define sfp_in16(a) in_be16(a)
  24. #else
  25. #error Neither CONFIG_SYS_FSL_SFP_LE nor CONFIG_SYS_FSL_SFP_BE is defined
  26. #endif
  27. /* Number of SRKH registers */
  28. #define NUM_SRKH_REGS 8
  29. #if defined(CONFIG_SYS_FSL_SFP_VER_3_2) || \
  30. defined(CONFIG_SYS_FSL_SFP_VER_3_4)
  31. struct ccsr_sfp_regs {
  32. u32 ospr; /* 0x200 */
  33. u32 ospr1; /* 0x204 */
  34. u32 reserved1[4];
  35. u32 fswpr; /* 0x218 FSL Section Write Protect */
  36. u32 fsl_uid; /* 0x21c FSL UID 0 */
  37. u32 fsl_uid_1; /* 0x220 FSL UID 0 */
  38. u32 reserved2[12];
  39. u32 srk_hash[8]; /* 0x254 Super Root Key Hash */
  40. u32 oem_uid; /* 0x274 OEM UID 0*/
  41. u32 oem_uid_1; /* 0x278 OEM UID 1*/
  42. u32 oem_uid_2; /* 0x27c OEM UID 2*/
  43. u32 oem_uid_3; /* 0x280 OEM UID 3*/
  44. u32 oem_uid_4; /* 0x284 OEM UID 4*/
  45. u32 reserved3[8];
  46. };
  47. #elif defined(CONFIG_SYS_FSL_SFP_VER_3_0)
  48. struct ccsr_sfp_regs {
  49. u32 ospr; /* 0x200 */
  50. u32 reserved0[14];
  51. u32 srk_hash[NUM_SRKH_REGS]; /* 0x23c Super Root Key Hash */
  52. u32 oem_uid; /* 0x9c OEM Unique ID */
  53. u8 reserved2[0x04];
  54. u32 ovpr; /* 0xA4 Intent To Secure */
  55. u8 reserved4[0x08];
  56. u32 fsl_uid; /* 0xB0 FSL Unique ID */
  57. u8 reserved5[0x04];
  58. u32 fsl_spfr0; /* Scratch Pad Fuse Register 0 */
  59. u32 fsl_spfr1; /* Scratch Pad Fuse Register 1 */
  60. };
  61. #else
  62. struct ccsr_sfp_regs {
  63. u8 reserved0[0x40];
  64. u32 ospr; /* 0x40 OEM Security Policy Register */
  65. u8 reserved2[0x38];
  66. u32 srk_hash[8]; /* 0x7c Super Root Key Hash */
  67. u32 oem_uid; /* 0x9c OEM Unique ID */
  68. u8 reserved4[0x4];
  69. u32 ovpr; /* 0xA4 OEM Validation Policy Register */
  70. u8 reserved8[0x8];
  71. u32 fsl_uid; /* 0xB0 FSL Unique ID */
  72. };
  73. #endif
  74. #define ITS_MASK 0x00000004
  75. #define ITS_BIT 2
  76. #if defined(CONFIG_SYS_FSL_SFP_VER_3_4)
  77. #define OSPR_KEY_REVOC_SHIFT 9
  78. #define OSPR_KEY_REVOC_MASK 0x0000fe00
  79. #else
  80. #define OSPR_KEY_REVOC_SHIFT 13
  81. #define OSPR_KEY_REVOC_MASK 0x0000e000
  82. #endif /* CONFIG_SYS_FSL_SFP_VER_3_4 */
  83. #endif