zipitz2.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. /*
  2. * Aeronix Zipit Z2 configuration file
  3. *
  4. * Copyright (C) 2009-2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __CONFIG_H
  9. #define __CONFIG_H
  10. /*
  11. * High Level Board Configuration Options
  12. */
  13. #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
  14. #define CONFIG_SYS_TEXT_BASE 0x0
  15. #undef CONFIG_BOARD_LATE_INIT
  16. #undef CONFIG_SKIP_LOWLEVEL_INIT
  17. #define CONFIG_PREBOOT
  18. /*
  19. * Environment settings
  20. */
  21. #define CONFIG_ENV_OVERWRITE
  22. #define CONFIG_ENV_IS_IN_FLASH 1
  23. #define CONFIG_ENV_ADDR 0x40000
  24. #define CONFIG_ENV_SIZE 0x10000
  25. #define CONFIG_SYS_MALLOC_LEN (128*1024)
  26. #define CONFIG_ARCH_CPU_INIT
  27. #define CONFIG_BOOTCOMMAND \
  28. "if mmc rescan && ext2load mmc 0 0xa0000000 boot/uboot.script ;"\
  29. "then " \
  30. "source 0xa0000000; " \
  31. "else " \
  32. "bootm 0x50000; " \
  33. "fi; "
  34. #define CONFIG_BOOTARGS \
  35. "console=tty0 console=ttyS2,115200 fbcon=rotate:3"
  36. #define CONFIG_TIMESTAMP
  37. #define CONFIG_CMDLINE_TAG
  38. #define CONFIG_SETUP_MEMORY_TAGS
  39. #define CONFIG_SYS_TEXT_BASE 0x0
  40. #define CONFIG_LZMA /* LZMA compression support */
  41. /*
  42. * Serial Console Configuration
  43. * STUART - the lower serial port on Colibri board
  44. */
  45. #define CONFIG_STUART 1
  46. #define CONFIG_CONS_INDEX 2
  47. #define CONFIG_BAUDRATE 115200
  48. /*
  49. * Bootloader Components Configuration
  50. */
  51. #define CONFIG_CMD_ENV
  52. /*
  53. * MMC Card Configuration
  54. */
  55. #ifdef CONFIG_CMD_MMC
  56. #define CONFIG_GENERIC_MMC
  57. #define CONFIG_PXA_MMC_GENERIC
  58. #define CONFIG_SYS_MMC_BASE 0xF0000000
  59. #define CONFIG_DOS_PARTITION
  60. #endif
  61. /*
  62. * SPI and LCD
  63. */
  64. #ifdef CONFIG_CMD_SPI
  65. #define CONFIG_SOFT_SPI
  66. #define CONFIG_LCD_ROTATION
  67. #define CONFIG_PXA_LCD
  68. #define CONFIG_LMS283GF05
  69. #define SPI_DELAY udelay(10)
  70. #define SPI_SDA(val) zipitz2_spi_sda(val)
  71. #define SPI_SCL(val) zipitz2_spi_scl(val)
  72. #define SPI_READ zipitz2_spi_read()
  73. #ifndef __ASSEMBLY__
  74. void zipitz2_spi_sda(int);
  75. void zipitz2_spi_scl(int);
  76. unsigned char zipitz2_spi_read(void);
  77. #endif
  78. #endif
  79. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  80. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  81. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  82. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  83. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  84. #define CONFIG_SYS_DEVICE_NULLDEV 1
  85. /*
  86. * Clock Configuration
  87. */
  88. #define CONFIG_SYS_CPUSPEED 0x190 /* standard setting for 312MHz; L=16, N=1.5, A=0, SDCLK!=SystemBus */
  89. /*
  90. * SRAM Map
  91. */
  92. #define PHYS_SRAM 0x5c000000 /* SRAM Bank #1 */
  93. #define PHYS_SRAM_SIZE 0x00040000 /* 256k */
  94. /*
  95. * DRAM Map
  96. */
  97. #define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
  98. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  99. #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
  100. #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
  101. #define CONFIG_SYS_DRAM_SIZE 0x02000000 /* 32 MB DRAM */
  102. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  103. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  104. #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_DRAM_BASE
  105. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  106. #define CONFIG_SYS_INIT_SP_ADDR (GENERATED_GBL_DATA_SIZE + PHYS_SRAM + 2048)
  107. /*
  108. * NOR FLASH
  109. */
  110. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  111. #define PHYS_FLASH_SIZE 0x00800000 /* 8 MB */
  112. #define PHYS_FLASH_SECT_SIZE 0x00010000 /* 64 KB sectors */
  113. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  114. #define CONFIG_SYS_FLASH_CFI
  115. #define CONFIG_FLASH_CFI_DRIVER 1
  116. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  117. #define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
  118. #define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE
  119. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  120. #define CONFIG_SYS_MAX_FLASH_SECT 256
  121. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  122. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
  123. #define CONFIG_SYS_FLASH_WRITE_TOUT 240000
  124. #define CONFIG_SYS_FLASH_LOCK_TOUT 240000
  125. #define CONFIG_SYS_FLASH_UNLOCK_TOUT 240000
  126. #define CONFIG_SYS_FLASH_PROTECTION
  127. /*
  128. * GPIO settings
  129. */
  130. #define CONFIG_SYS_GAFR0_L_VAL 0x02000140
  131. #define CONFIG_SYS_GAFR0_U_VAL 0x59188000
  132. #define CONFIG_SYS_GAFR1_L_VAL 0x63900002
  133. #define CONFIG_SYS_GAFR1_U_VAL 0xaaa03950
  134. #define CONFIG_SYS_GAFR2_L_VAL 0x0aaaaaaa
  135. #define CONFIG_SYS_GAFR2_U_VAL 0x29000308
  136. #define CONFIG_SYS_GAFR3_L_VAL 0x54000000
  137. #define CONFIG_SYS_GAFR3_U_VAL 0x000000d5
  138. #define CONFIG_SYS_GPCR0_VAL 0x00000000
  139. #define CONFIG_SYS_GPCR1_VAL 0x00000020
  140. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  141. #define CONFIG_SYS_GPCR3_VAL 0x00000000
  142. #define CONFIG_SYS_GPDR0_VAL 0xdafcee00
  143. #define CONFIG_SYS_GPDR1_VAL 0xffa3aaab
  144. #define CONFIG_SYS_GPDR2_VAL 0x8fe9ffff
  145. #define CONFIG_SYS_GPDR3_VAL 0x001b1f8a
  146. #define CONFIG_SYS_GPSR0_VAL 0x06080400
  147. #define CONFIG_SYS_GPSR1_VAL 0x007f0000
  148. #define CONFIG_SYS_GPSR2_VAL 0x032a0000
  149. #define CONFIG_SYS_GPSR3_VAL 0x00000180
  150. #define CONFIG_SYS_PSSR_VAL 0x30
  151. /*
  152. * Clock settings
  153. */
  154. #define CONFIG_SYS_CKEN 0x00511220
  155. #define CONFIG_SYS_CCCR 0x00000190
  156. /*
  157. * Memory settings
  158. */
  159. #define CONFIG_SYS_MSC0_VAL 0x2ffc38f8
  160. #define CONFIG_SYS_MSC1_VAL 0x0000ccd1
  161. #define CONFIG_SYS_MSC2_VAL 0x0000b884
  162. #define CONFIG_SYS_MDCNFG_VAL 0x08000ba9
  163. #define CONFIG_SYS_MDREFR_VAL 0x2011a01e
  164. #define CONFIG_SYS_MDMRS_VAL 0x00000000
  165. #define CONFIG_SYS_FLYCNFG_VAL 0x00010001
  166. #define CONFIG_SYS_SXCNFG_VAL 0x40044004
  167. /*
  168. * PCMCIA and CF Interfaces
  169. */
  170. #define CONFIG_SYS_MECR_VAL 0x00000001
  171. #define CONFIG_SYS_MCMEM0_VAL 0x00014307
  172. #define CONFIG_SYS_MCMEM1_VAL 0x00014307
  173. #define CONFIG_SYS_MCATT0_VAL 0x0001c787
  174. #define CONFIG_SYS_MCATT1_VAL 0x0001c787
  175. #define CONFIG_SYS_MCIO0_VAL 0x0001430f
  176. #define CONFIG_SYS_MCIO1_VAL 0x0001430f
  177. #include "pxa-common.h"
  178. #endif /* __CONFIG_H */