yosemite.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * (C) Copyright 2005-2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /************************************************************************
  8. * yosemite.h - configuration for Yosemite & Yellowstone boards
  9. ***********************************************************************/
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*-----------------------------------------------------------------------
  13. * High Level Configuration Options
  14. *----------------------------------------------------------------------*/
  15. /* This config file is used for Yosemite (440EP) and Yellowstone (440GR)*/
  16. #ifndef CONFIG_YELLOWSTONE
  17. #define CONFIG_440EP 1 /* Specific PPC440EP support */
  18. #define CONFIG_HOSTNAME yosemite
  19. #else
  20. #define CONFIG_440GR 1 /* Specific PPC440GR support */
  21. #define CONFIG_HOSTNAME yellowstone
  22. #endif
  23. #define CONFIG_440 1 /* ... PPC440 family */
  24. #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
  25. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  26. /*
  27. * Include common defines/options for all AMCC eval boards
  28. */
  29. #include "amcc-common.h"
  30. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  31. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  32. #define CONFIG_BOARD_RESET 1 /* call board_reset() */
  33. /*-----------------------------------------------------------------------
  34. * Base addresses -- Note these are effective addresses where the
  35. * actual resources get mapped (not physical addresses)
  36. *----------------------------------------------------------------------*/
  37. #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
  38. #define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
  39. #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
  40. #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
  41. #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
  42. /*Don't change either of these*/
  43. #define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
  44. /*Don't change either of these*/
  45. #define CONFIG_SYS_USB_DEVICE 0x50000000
  46. #define CONFIG_SYS_NVRAM_BASE_ADDR 0x80000000
  47. #define CONFIG_SYS_BCSR_BASE (CONFIG_SYS_NVRAM_BASE_ADDR | 0x2000)
  48. #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
  49. /*-----------------------------------------------------------------------
  50. * Initial RAM & stack pointer (placed in SDRAM)
  51. *----------------------------------------------------------------------*/
  52. #define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
  53. #define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
  54. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
  55. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  56. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  57. /*-----------------------------------------------------------------------
  58. * Serial Port
  59. *----------------------------------------------------------------------*/
  60. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  61. #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
  62. /*-----------------------------------------------------------------------
  63. * Environment
  64. *----------------------------------------------------------------------*/
  65. /*
  66. * Define here the location of the environment variables (FLASH or EEPROM).
  67. * Note: DENX encourages to use redundant environment in FLASH.
  68. */
  69. #if 1
  70. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  71. #else
  72. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  73. #endif
  74. /*-----------------------------------------------------------------------
  75. * FLASH related
  76. *----------------------------------------------------------------------*/
  77. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  78. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  79. #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB! */
  80. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  81. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  82. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  83. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  84. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  85. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  86. #ifdef CONFIG_ENV_IS_IN_FLASH
  87. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  88. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  89. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  90. /* Address and size of Redundant Environment Sector */
  91. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  92. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  93. #endif /* CONFIG_ENV_IS_IN_FLASH */
  94. /*-----------------------------------------------------------------------
  95. * DDR SDRAM
  96. *----------------------------------------------------------------------*/
  97. #undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup */
  98. #define CONFIG_SYS_KBYTES_SDRAM (128 * 1024) /* 128MB */
  99. #define CONFIG_SYS_SDRAM_BANKS (2)
  100. /*-----------------------------------------------------------------------
  101. * I2C
  102. *----------------------------------------------------------------------*/
  103. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  104. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  105. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  106. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  107. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  108. #ifdef CONFIG_ENV_IS_IN_EEPROM
  109. #define CONFIG_ENV_SIZE 0x200 /* Size of Environment vars */
  110. #define CONFIG_ENV_OFFSET 0x0
  111. #endif /* CONFIG_ENV_IS_IN_EEPROM */
  112. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  113. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  114. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  115. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  116. #define CONFIG_SYS_DTT_MAX_TEMP 70
  117. #define CONFIG_SYS_DTT_LOW_TEMP -30
  118. #define CONFIG_SYS_DTT_HYSTERESIS 3
  119. /*
  120. * Default environment variables
  121. */
  122. #define CONFIG_EXTRA_ENV_SETTINGS \
  123. CONFIG_AMCC_DEF_ENV \
  124. CONFIG_AMCC_DEF_ENV_POWERPC \
  125. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  126. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  127. "kernel_addr=fc000000\0" \
  128. "ramdisk_addr=fc180000\0" \
  129. ""
  130. #define CONFIG_HAS_ETH0 1 /* add support for "ethaddr" */
  131. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  132. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  133. #define CONFIG_PHY1_ADDR 3
  134. /* Partitions */
  135. #define CONFIG_MAC_PARTITION
  136. #define CONFIG_DOS_PARTITION
  137. #define CONFIG_ISO_PARTITION
  138. #ifdef CONFIG_440EP
  139. /* USB */
  140. #define CONFIG_USB_OHCI_NEW
  141. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  142. #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
  143. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  144. #define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_PERIPHERAL_BASE | 0x1000)
  145. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
  146. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  147. /* Comment this out to enable USB 1.1 device */
  148. #define USB_2_0_DEVICE
  149. #define CONFIG_SUPPORT_VFAT
  150. #endif /* CONFIG_440EP */
  151. #ifdef DEBUG
  152. #define CONFIG_PANIC_HANG
  153. #else
  154. #define CONFIG_HW_WATCHDOG /* watchdog */
  155. #endif
  156. /*
  157. * Commands additional to the ones defined in amcc-common.h
  158. */
  159. #define CONFIG_CMD_DTT
  160. #define CONFIG_CMD_PCI
  161. #ifdef CONFIG_440EP
  162. #endif
  163. /*-----------------------------------------------------------------------
  164. * PCI stuff
  165. *-----------------------------------------------------------------------
  166. */
  167. /* General PCI */
  168. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  169. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  170. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
  171. /* Board-specific PCI */
  172. #define CONFIG_SYS_PCI_TARGET_INIT
  173. #define CONFIG_SYS_PCI_MASTER_INIT
  174. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  175. #define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
  176. /*-----------------------------------------------------------------------
  177. * External Bus Controller (EBC) Setup
  178. *----------------------------------------------------------------------*/
  179. #define CONFIG_SYS_FLASH CONFIG_SYS_FLASH_BASE
  180. #define CONFIG_SYS_CPLD 0x80000000
  181. /* Memory Bank 0 (NOR-FLASH) initialization */
  182. #define CONFIG_SYS_EBC_PB0AP 0x03017300
  183. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH | 0xda000)
  184. /* Memory Bank 2 (CPLD) initialization */
  185. #define CONFIG_SYS_EBC_PB2AP 0x04814500
  186. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_CPLD | 0x18000)
  187. #define CONFIG_SYS_BCSR5_PCI66EN 0x80
  188. #endif /* __CONFIG_H */