x600.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * (C) Copyright 2009
  3. * Vipin Kumar, STMicroelectronics, <vipin.kumar@st.com>
  4. *
  5. * Copyright (C) 2012, 2015 Stefan Roese <sr@denx.de>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. /*
  12. * High Level Configuration Options
  13. * (easy to change)
  14. */
  15. #define CONFIG_SPEAR600 /* SPEAr600 SoC */
  16. #define CONFIG_X600 /* on X600 board */
  17. #define CONFIG_SYS_THUMB_BUILD
  18. #include <asm/arch/hardware.h>
  19. /* Timer, HZ specific defines */
  20. #define CONFIG_SYS_HZ_CLOCK 8300000
  21. #define CONFIG_SYS_TEXT_BASE 0x00800040
  22. #define CONFIG_SYS_FLASH_BASE 0xf8000000
  23. /* Reserve 8KiB for SPL */
  24. #define CONFIG_SPL_PAD_TO 8192 /* decimal for 'dd' */
  25. #define CONFIG_SYS_SPL_LEN CONFIG_SPL_PAD_TO
  26. #define CONFIG_SYS_UBOOT_BASE (CONFIG_SYS_FLASH_BASE + \
  27. CONFIG_SYS_SPL_LEN)
  28. #define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
  29. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  30. #define CONFIG_SYS_MONITOR_LEN 0x60000
  31. #define CONFIG_ENV_IS_IN_FLASH
  32. /* Serial Configuration (PL011) */
  33. #define CONFIG_SYS_SERIAL0 0xD0000000
  34. #define CONFIG_SYS_SERIAL1 0xD0080000
  35. #define CONFIG_PL01x_PORTS { (void *)CONFIG_SYS_SERIAL0, \
  36. (void *)CONFIG_SYS_SERIAL1 }
  37. #define CONFIG_PL011_SERIAL
  38. #define CONFIG_PL011_CLOCK (48 * 1000 * 1000)
  39. #define CONFIG_CONS_INDEX 0
  40. #define CONFIG_BAUDRATE 115200
  41. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, \
  42. 57600, 115200 }
  43. #define CONFIG_SYS_LOADS_BAUD_CHANGE
  44. /* NOR FLASH config options */
  45. #define CONFIG_ST_SMI
  46. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  47. #define CONFIG_SYS_FLASH_BANK_SIZE 0x01000000
  48. #define CONFIG_SYS_FLASH_ADDR_BASE { CONFIG_SYS_FLASH_BASE }
  49. #define CONFIG_SYS_MAX_FLASH_SECT 128
  50. #define CONFIG_SYS_FLASH_EMPTY_INFO
  51. #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * CONFIG_SYS_HZ)
  52. #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * CONFIG_SYS_HZ)
  53. /* NAND FLASH config options */
  54. #define CONFIG_NAND_FSMC
  55. #define CONFIG_SYS_NAND_SELF_INIT
  56. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  57. #define CONFIG_SYS_NAND_BASE CONFIG_FSMC_NAND_BASE
  58. #define CONFIG_MTD_ECC_SOFT
  59. #define CONFIG_SYS_FSMC_NAND_8BIT
  60. #define CONFIG_SYS_NAND_ONFI_DETECTION
  61. #define CONFIG_NAND_ECC_BCH
  62. #define CONFIG_BCH
  63. /* UBI/UBI config options */
  64. #define CONFIG_MTD_DEVICE
  65. #define CONFIG_MTD_PARTITIONS
  66. #define CONFIG_RBTREE
  67. /* Ethernet config options */
  68. #define CONFIG_MII
  69. #define CONFIG_PHY_RESET_DELAY 10000 /* in usec */
  70. #define CONFIG_PHY_ADDR 0 /* PHY address */
  71. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  72. #define CONFIG_PHY_MICREL
  73. #define CONFIG_PHY_MICREL_KSZ9031
  74. #define CONFIG_SPEAR_GPIO
  75. /* I2C config options */
  76. #define CONFIG_SYS_I2C
  77. #define CONFIG_SYS_I2C_BASE 0xD0200000
  78. #define CONFIG_SYS_I2C_SPEED 400000
  79. #define CONFIG_SYS_I2C_SLAVE 0x02
  80. #define CONFIG_I2C_CHIPADDRESS 0x50
  81. #define CONFIG_RTC_M41T62 1
  82. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  83. /* FPGA config options */
  84. #define CONFIG_FPGA
  85. #define CONFIG_FPGA_XILINX
  86. #define CONFIG_FPGA_SPARTAN3
  87. #define CONFIG_FPGA_COUNT 1
  88. /* USB EHCI options */
  89. #define CONFIG_USB_EHCI
  90. #define CONFIG_USB_EHCI_SPEAR
  91. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  92. /*
  93. * Command support defines
  94. */
  95. #define CONFIG_CMD_DATE
  96. #define CONFIG_CMD_ENV
  97. #define CONFIG_CMD_FPGA_LOADMK
  98. #define CONFIG_CMD_MTDPARTS
  99. #define CONFIG_CMD_NAND
  100. #define CONFIG_CMD_SAVES
  101. #define CONFIG_CMD_UBIFS
  102. #define CONFIG_LZO
  103. /* Filesystem support (for USB key) */
  104. #define CONFIG_SUPPORT_VFAT
  105. #define CONFIG_DOS_PARTITION
  106. /*
  107. * U-Boot Environment placing definitions.
  108. */
  109. #define CONFIG_ENV_SECT_SIZE 0x00010000
  110. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
  111. CONFIG_SYS_MONITOR_LEN)
  112. #define CONFIG_ENV_SIZE 0x02000
  113. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
  114. CONFIG_ENV_SECT_SIZE)
  115. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  116. /* Miscellaneous configurable options */
  117. #define CONFIG_ARCH_CPU_INIT
  118. #define CONFIG_BOOT_PARAMS_ADDR 0x00000100
  119. #define CONFIG_CMDLINE_TAG
  120. #define CONFIG_SETUP_MEMORY_TAGS
  121. #define CONFIG_MISC_INIT_R
  122. #define CONFIG_BOARD_LATE_INIT
  123. #define CONFIG_MX_CYCLIC /* enable mdc/mwc commands */
  124. #define CONFIG_SYS_MEMTEST_START 0x00800000
  125. #define CONFIG_SYS_MEMTEST_END 0x04000000
  126. #define CONFIG_SYS_MALLOC_LEN (8 << 20)
  127. #define CONFIG_SYS_LONGHELP
  128. #define CONFIG_CMDLINE_EDITING
  129. #define CONFIG_AUTO_COMPLETE
  130. #define CONFIG_SYS_CBSIZE 256
  131. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  132. sizeof(CONFIG_SYS_PROMPT) + 16)
  133. #define CONFIG_SYS_MAXARGS 16
  134. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  135. #define CONFIG_SYS_LOAD_ADDR 0x00800000
  136. /* Use last 2 lwords in internal SRAM for bootcounter */
  137. #define CONFIG_BOOTCOUNT_LIMIT
  138. #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SRAM_BASE + \
  139. CONFIG_SRAM_SIZE)
  140. #define CONFIG_HOSTNAME x600
  141. #define CONFIG_UBI_PART ubi0
  142. #define CONFIG_UBIFS_VOLUME rootfs
  143. #define MTDIDS_DEFAULT "nand0=nand"
  144. #define MTDPARTS_DEFAULT "mtdparts=nand:64M(ubi0),64M(ubi1)"
  145. #define CONFIG_EXTRA_ENV_SETTINGS \
  146. "u-boot_addr=1000000\0" \
  147. "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.spr\0" \
  148. "load=tftp ${u-boot_addr} ${u-boot}\0" \
  149. "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
  150. " +${filesize};" \
  151. "erase " __stringify(CONFIG_SYS_MONITOR_BASE) " +${filesize};" \
  152. "cp.b ${u-boot_addr} " __stringify(CONFIG_SYS_MONITOR_BASE) \
  153. " ${filesize};" \
  154. "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
  155. " +${filesize}\0" \
  156. "upd=run load update\0" \
  157. "ubifs=" __stringify(CONFIG_HOSTNAME) "/ubifs.img\0" \
  158. "part=" __stringify(CONFIG_UBI_PART) "\0" \
  159. "vol=" __stringify(CONFIG_UBIFS_VOLUME) "\0" \
  160. "load_ubifs=tftp ${kernel_addr} ${ubifs}\0" \
  161. "update_ubifs=ubi part ${part};ubi write ${kernel_addr} ${vol}" \
  162. " ${filesize}\0" \
  163. "upd_ubifs=run load_ubifs update_ubifs\0" \
  164. "init_ubifs=nand erase.part ubi0;ubi part ${part};" \
  165. "ubi create ${vol} 4000000\0" \
  166. "netdev=eth0\0" \
  167. "rootpath=/opt/eldk-4.2/arm\0" \
  168. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  169. "nfsroot=${serverip}:${rootpath}\0" \
  170. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  171. "boot_part=0\0" \
  172. "altbootcmd=if test $boot_part -eq 0;then " \
  173. "echo Switching to partition 1!;" \
  174. "setenv boot_part 1;" \
  175. "else; " \
  176. "echo Switching to partition 0!;" \
  177. "setenv boot_part 0;" \
  178. "fi;" \
  179. "saveenv;boot\0" \
  180. "ubifsargs=set bootargs ubi.mtd=ubi${boot_part} " \
  181. "root=ubi0:rootfs rootfstype=ubifs\0" \
  182. "kernel=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
  183. "kernel_fs=/boot/uImage \0" \
  184. "kernel_addr=1000000\0" \
  185. "dtb=" __stringify(CONFIG_HOSTNAME) "/" \
  186. __stringify(CONFIG_HOSTNAME) ".dtb\0" \
  187. "dtb_fs=/boot/" __stringify(CONFIG_HOSTNAME) ".dtb\0" \
  188. "dtb_addr=1800000\0" \
  189. "load_kernel=tftp ${kernel_addr} ${kernel}\0" \
  190. "load_dtb=tftp ${dtb_addr} ${dtb}\0" \
  191. "addip=setenv bootargs ${bootargs} " \
  192. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  193. ":${hostname}:${netdev}:off panic=1\0" \
  194. "addcon=setenv bootargs ${bootargs} console=ttyAMA0," \
  195. "${baudrate}\0" \
  196. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  197. "net_nfs=run load_dtb load_kernel; " \
  198. "run nfsargs addip addcon addmtd addmisc;" \
  199. "bootm ${kernel_addr} - ${dtb_addr}\0" \
  200. "mtdids=" MTDIDS_DEFAULT "\0" \
  201. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  202. "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip" \
  203. " addcon addmisc addmtd;" \
  204. "bootm ${kernel_addr} - ${dtb_addr}\0" \
  205. "ubifs_mount=ubi part ubi${boot_part};ubifsmount ubi:rootfs\0" \
  206. "ubifs_load=ubifsload ${kernel_addr} ${kernel_fs};" \
  207. "ubifsload ${dtb_addr} ${dtb_fs};\0" \
  208. "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip addcon " \
  209. "addmtd addmisc;bootm ${kernel_addr} - ${dtb_addr}\0" \
  210. "bootcmd=run nand_ubifs\0" \
  211. "\0"
  212. /* Physical Memory Map */
  213. #define CONFIG_NR_DRAM_BANKS 1
  214. #define PHYS_SDRAM_1 0x00000000
  215. #define PHYS_SDRAM_1_MAXSIZE 0x40000000
  216. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  217. #define CONFIG_SRAM_BASE 0xd2800000
  218. /* Preserve the last 2 lwords for the boot-counter */
  219. #define CONFIG_SRAM_SIZE ((8 << 10) - 0x8)
  220. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SRAM_BASE
  221. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SRAM_SIZE
  222. #define CONFIG_SYS_INIT_SP_OFFSET \
  223. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  224. #define CONFIG_SYS_INIT_SP_ADDR \
  225. (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
  226. /*
  227. * SPL related defines
  228. */
  229. #define CONFIG_SPL_TEXT_BASE 0xd2800b00
  230. #define CONFIG_SPL_MAX_SIZE (CONFIG_SRAM_SIZE - 0xb00)
  231. #define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/spear"
  232. #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/arm926ejs/spear/u-boot-spl.lds"
  233. #define CONFIG_SPL_FRAMEWORK
  234. /*
  235. * Please select/define only one of the following
  236. * Each definition corresponds to a supported DDR chip.
  237. * DDR configuration is based on the following selection
  238. */
  239. #define CONFIG_DDR_MT47H64M16 1
  240. #define CONFIG_DDR_MT47H32M16 0
  241. #define CONFIG_DDR_MT47H128M8 0
  242. /*
  243. * Synchronous/Asynchronous operation of DDR
  244. *
  245. * Select CONFIG_DDR_2HCLK for DDR clk = 333MHz, synchronous operation
  246. * Select CONFIG_DDR_HCLK for DDR clk = 166MHz, synchronous operation
  247. * Select CONFIG_DDR_PLL2 for DDR clk = PLL2, asynchronous operation
  248. */
  249. #define CONFIG_DDR_2HCLK 1
  250. #define CONFIG_DDR_HCLK 0
  251. #define CONFIG_DDR_PLL2 0
  252. /*
  253. * xxx_BOOT_SUPPORTED macro defines whether a booting type is supported
  254. * or not. Modify/Add to only these macros to define new boot types
  255. */
  256. #define USB_BOOT_SUPPORTED 0
  257. #define PCIE_BOOT_SUPPORTED 0
  258. #define SNOR_BOOT_SUPPORTED 1
  259. #define NAND_BOOT_SUPPORTED 1
  260. #define PNOR_BOOT_SUPPORTED 0
  261. #define TFTP_BOOT_SUPPORTED 0
  262. #define UART_BOOT_SUPPORTED 0
  263. #define SPI_BOOT_SUPPORTED 0
  264. #define I2C_BOOT_SUPPORTED 0
  265. #define MMC_BOOT_SUPPORTED 0
  266. #endif /* __CONFIG_H */