vme8349.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /*
  2. * esd vme8349 U-Boot configuration file
  3. * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
  4. *
  5. * (C) Copyright 2006-2010
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * reinhard.arlt@esd-electronics.de
  9. * Based on the MPC8349EMDS config.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. /*
  14. * vme8349 board configuration file.
  15. */
  16. #ifndef __CONFIG_H
  17. #define __CONFIG_H
  18. /*
  19. * Top level Makefile configuration choices
  20. */
  21. #ifdef CONFIG_CADDY2
  22. #define VME_CADDY2
  23. #endif
  24. /*
  25. * High Level Configuration Options
  26. */
  27. #define CONFIG_E300 1 /* E300 Family */
  28. #define CONFIG_MPC834x 1 /* MPC834x family */
  29. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  30. #define CONFIG_VME8349 1 /* ESD VME8349 board specific */
  31. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  32. #define CONFIG_MISC_INIT_R
  33. /* Don't enable PCI2 on vme834x - it doesn't exist physically. */
  34. #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
  35. #define CONFIG_PCI_66M
  36. #ifdef CONFIG_PCI_66M
  37. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  38. #else
  39. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  40. #endif
  41. #ifndef CONFIG_SYS_CLK_FREQ
  42. #ifdef CONFIG_PCI_66M
  43. #define CONFIG_SYS_CLK_FREQ 66000000
  44. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
  45. #else
  46. #define CONFIG_SYS_CLK_FREQ 33000000
  47. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
  48. #endif
  49. #endif
  50. #define CONFIG_SYS_IMMR 0xE0000000
  51. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  52. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  53. #define CONFIG_SYS_MEMTEST_END 0x00100000
  54. /*
  55. * DDR Setup
  56. */
  57. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  58. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  59. #define CONFIG_SPD_EEPROM
  60. #define SPD_EEPROM_ADDRESS 0x54
  61. #define CONFIG_SYS_READ_SPD vme8349_read_spd
  62. #define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
  63. /*
  64. * 32-bit data path mode.
  65. *
  66. * Please note that using this mode for devices with the real density of 64-bit
  67. * effectively reduces the amount of available memory due to the effect of
  68. * wrapping around while translating address to row/columns, for example in the
  69. * 256MB module the upper 128MB get aliased with contents of the lower
  70. * 128MB); normally this define should be used for devices with real 32-bit
  71. * data path.
  72. */
  73. #undef CONFIG_DDR_32BIT
  74. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
  75. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  76. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  77. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
  78. | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
  79. #define CONFIG_DDR_2T_TIMING
  80. #define CONFIG_SYS_DDRCDR (DDRCDR_DHC_EN \
  81. | DDRCDR_ODT \
  82. | DDRCDR_Q_DRN)
  83. /* 0x80080001 */
  84. /*
  85. * FLASH on the Local Bus
  86. */
  87. #define CONFIG_SYS_FLASH_CFI
  88. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  89. #ifdef VME_CADDY2
  90. #define CONFIG_SYS_FLASH_BASE 0xffc00000 /* start of FLASH */
  91. #define CONFIG_SYS_FLASH_SIZE 4 /* flash size in MB */
  92. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
  93. BR_PS_16 | /* 16bit */ \
  94. BR_MS_GPCM | /* MSEL = GPCM */ \
  95. BR_V) /* valid */
  96. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  97. | OR_GPCM_XAM \
  98. | OR_GPCM_CSNT \
  99. | OR_GPCM_ACS_DIV2 \
  100. | OR_GPCM_XACS \
  101. | OR_GPCM_SCY_15 \
  102. | OR_GPCM_TRLX_SET \
  103. | OR_GPCM_EHTR_SET \
  104. | OR_GPCM_EAD)
  105. /* 0xffc06ff7 */
  106. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  107. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_4MB)
  108. #else
  109. #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
  110. #define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */
  111. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
  112. BR_PS_16 | /* 16bit */ \
  113. BR_MS_GPCM | /* MSEL = GPCM */ \
  114. BR_V) /* valid */
  115. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  116. | OR_GPCM_XAM \
  117. | OR_GPCM_CSNT \
  118. | OR_GPCM_ACS_DIV2 \
  119. | OR_GPCM_XACS \
  120. | OR_GPCM_SCY_15 \
  121. | OR_GPCM_TRLX_SET \
  122. | OR_GPCM_EHTR_SET \
  123. | OR_GPCM_EAD)
  124. /* 0xf8006ff7 */
  125. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  126. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_128MB)
  127. #endif
  128. /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
  129. #define CONFIG_SYS_WINDOW1_BASE 0xf0000000
  130. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_WINDOW1_BASE \
  131. | BR_PS_32 \
  132. | BR_MS_GPCM \
  133. | BR_V)
  134. /* 0xF0001801 */
  135. #define CONFIG_SYS_OR1_PRELIM (OR_AM_256KB \
  136. | OR_GPCM_SETA)
  137. /* 0xfffc0208 */
  138. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_WINDOW1_BASE
  139. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_256KB)
  140. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  141. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
  142. #undef CONFIG_SYS_FLASH_CHECKSUM
  143. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
  144. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
  145. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  146. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  147. #define CONFIG_SYS_RAMBOOT
  148. #else
  149. #undef CONFIG_SYS_RAMBOOT
  150. #endif
  151. #define CONFIG_SYS_INIT_RAM_LOCK 1
  152. #define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
  153. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* size */
  154. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  155. GENERATED_GBL_DATA_SIZE)
  156. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  157. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
  158. #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Malloc size */
  159. /*
  160. * Local Bus LCRR and LBCR regs
  161. * LCRR: no DLL bypass, Clock divider is 4
  162. * External Local Bus rate is
  163. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  164. */
  165. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
  166. #define CONFIG_SYS_LBC_LBCR 0x00000000
  167. #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
  168. /*
  169. * Serial Port
  170. */
  171. #define CONFIG_CONS_INDEX 1
  172. #define CONFIG_SYS_NS16550_SERIAL
  173. #define CONFIG_SYS_NS16550_REG_SIZE 1
  174. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  175. #define CONFIG_SYS_BAUDRATE_TABLE \
  176. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  177. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  178. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  179. #define CONFIG_CMDLINE_EDITING /* add command line history */
  180. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  181. /* I2C */
  182. #define CONFIG_SYS_I2C
  183. #define CONFIG_SYS_I2C_FSL
  184. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  185. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  186. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  187. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  188. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  189. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  190. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
  191. /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
  192. #define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
  193. /* TSEC */
  194. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  195. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  196. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  197. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
  198. /*
  199. * General PCI
  200. * Addresses are mapped 1-1.
  201. */
  202. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  203. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  204. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  205. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  206. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  207. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  208. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  209. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  210. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  211. #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
  212. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  213. #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
  214. #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
  215. #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
  216. #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  217. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  218. #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
  219. #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
  220. #if defined(CONFIG_PCI)
  221. #define PCI_64BIT
  222. #define PCI_ONE_PCI1
  223. #if defined(PCI_64BIT)
  224. #undef PCI_ALL_PCI1
  225. #undef PCI_TWO_PCI1
  226. #undef PCI_ONE_PCI1
  227. #endif
  228. #ifndef VME_CADDY2
  229. #endif
  230. #undef CONFIG_EEPRO100
  231. #undef CONFIG_TULIP
  232. #if !defined(CONFIG_PCI_PNP)
  233. #define PCI_ENET0_IOADDR 0xFIXME
  234. #define PCI_ENET0_MEMADDR 0xFIXME
  235. #define PCI_IDSEL_NUMBER 0xFIXME
  236. #endif
  237. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  238. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  239. #endif /* CONFIG_PCI */
  240. /*
  241. * TSEC configuration
  242. */
  243. #ifdef VME_CADDY2
  244. #else
  245. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  246. #endif
  247. #if defined(CONFIG_TSEC_ENET)
  248. #define CONFIG_GMII /* MII PHY management */
  249. #define CONFIG_TSEC1
  250. #define CONFIG_TSEC1_NAME "TSEC0"
  251. #define CONFIG_TSEC2
  252. #define CONFIG_TSEC2_NAME "TSEC1"
  253. #define CONFIG_PHY_M88E1111
  254. #define TSEC1_PHY_ADDR 0x08
  255. #define TSEC2_PHY_ADDR 0x10
  256. #define TSEC1_PHYIDX 0
  257. #define TSEC2_PHYIDX 0
  258. #define TSEC1_FLAGS TSEC_GIGABIT
  259. #define TSEC2_FLAGS TSEC_GIGABIT
  260. /* Options are: TSEC[0-1] */
  261. #define CONFIG_ETHPRIME "TSEC0"
  262. #endif /* CONFIG_TSEC_ENET */
  263. /*
  264. * Environment
  265. */
  266. #ifndef CONFIG_SYS_RAMBOOT
  267. #define CONFIG_ENV_IS_IN_FLASH
  268. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
  269. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  270. #define CONFIG_ENV_SIZE 0x2000
  271. /* Address and size of Redundant Environment Sector */
  272. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  273. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  274. #else
  275. #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
  276. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  277. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  278. #define CONFIG_ENV_SIZE 0x2000
  279. #endif
  280. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  281. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  282. /*
  283. * BOOTP options
  284. */
  285. #define CONFIG_BOOTP_BOOTFILESIZE
  286. #define CONFIG_BOOTP_BOOTPATH
  287. #define CONFIG_BOOTP_GATEWAY
  288. #define CONFIG_BOOTP_HOSTNAME
  289. /*
  290. * Command line configuration.
  291. */
  292. #define CONFIG_CMD_DATE
  293. #define CONFIG_SYS_RTC_BUS_NUM 0x01
  294. #define CONFIG_SYS_I2C_RTC_ADDR 0x32
  295. #define CONFIG_RTC_RX8025
  296. #define CONFIG_CMD_TSI148
  297. #if defined(CONFIG_PCI)
  298. #define CONFIG_CMD_PCI
  299. #endif
  300. #if defined(CONFIG_SYS_RAMBOOT)
  301. #undef CONFIG_CMD_ENV
  302. #endif
  303. /* Pass Ethernet MAC to VxWorks */
  304. #define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
  305. #undef CONFIG_WATCHDOG /* watchdog disabled */
  306. /*
  307. * Miscellaneous configurable options
  308. */
  309. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  310. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  311. #if defined(CONFIG_CMD_KGDB)
  312. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  313. #else
  314. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  315. #endif
  316. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  317. #define CONFIG_SYS_MAXARGS 16 /* max num of command args */
  318. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buf Size */
  319. /*
  320. * For booting Linux, the board info and command line data
  321. * have to be in the first 256 MB of memory, since this is
  322. * the maximum mapped by the Linux kernel during initialization.
  323. */
  324. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Init Memory map for Linux*/
  325. #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  326. #define CONFIG_SYS_HRCW_LOW (\
  327. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  328. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  329. HRCWL_CSB_TO_CLKIN |\
  330. HRCWL_VCO_1X2 |\
  331. HRCWL_CORE_TO_CSB_2X1)
  332. #if defined(PCI_64BIT)
  333. #define CONFIG_SYS_HRCW_HIGH (\
  334. HRCWH_PCI_HOST |\
  335. HRCWH_64_BIT_PCI |\
  336. HRCWH_PCI1_ARBITER_ENABLE |\
  337. HRCWH_PCI2_ARBITER_DISABLE |\
  338. HRCWH_CORE_ENABLE |\
  339. HRCWH_FROM_0X00000100 |\
  340. HRCWH_BOOTSEQ_DISABLE |\
  341. HRCWH_SW_WATCHDOG_DISABLE |\
  342. HRCWH_ROM_LOC_LOCAL_16BIT |\
  343. HRCWH_TSEC1M_IN_GMII |\
  344. HRCWH_TSEC2M_IN_GMII)
  345. #else
  346. #define CONFIG_SYS_HRCW_HIGH (\
  347. HRCWH_PCI_HOST |\
  348. HRCWH_32_BIT_PCI |\
  349. HRCWH_PCI1_ARBITER_ENABLE |\
  350. HRCWH_PCI2_ARBITER_ENABLE |\
  351. HRCWH_CORE_ENABLE |\
  352. HRCWH_FROM_0X00000100 |\
  353. HRCWH_BOOTSEQ_DISABLE |\
  354. HRCWH_SW_WATCHDOG_DISABLE |\
  355. HRCWH_ROM_LOC_LOCAL_16BIT |\
  356. HRCWH_TSEC1M_IN_GMII |\
  357. HRCWH_TSEC2M_IN_GMII)
  358. #endif
  359. /* System IO Config */
  360. #define CONFIG_SYS_SICRH 0
  361. #define CONFIG_SYS_SICRL SICRL_LDP_A
  362. #define CONFIG_SYS_HID0_INIT 0x000000000
  363. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  364. HID0_ENABLE_INSTRUCTION_CACHE)
  365. #define CONFIG_SYS_HID2 HID2_HBE
  366. #define CONFIG_SYS_GPIO1_PRELIM
  367. #define CONFIG_SYS_GPIO1_DIR 0x00100000
  368. #define CONFIG_SYS_GPIO1_DAT 0x00100000
  369. #define CONFIG_SYS_GPIO2_PRELIM
  370. #define CONFIG_SYS_GPIO2_DIR 0x78900000
  371. #define CONFIG_SYS_GPIO2_DAT 0x70100000
  372. #define CONFIG_HIGH_BATS /* High BATs supported */
  373. /* DDR @ 0x00000000 */
  374. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
  375. BATL_MEMCOHERENCE)
  376. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
  377. BATU_VS | BATU_VP)
  378. /* PCI @ 0x80000000 */
  379. #ifdef CONFIG_PCI
  380. #define CONFIG_PCI_INDIRECT_BRIDGE
  381. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW | \
  382. BATL_MEMCOHERENCE)
  383. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
  384. BATU_VS | BATU_VP)
  385. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_RW | \
  386. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  387. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
  388. BATU_VS | BATU_VP)
  389. #else
  390. #define CONFIG_SYS_IBAT1L (0)
  391. #define CONFIG_SYS_IBAT1U (0)
  392. #define CONFIG_SYS_IBAT2L (0)
  393. #define CONFIG_SYS_IBAT2U (0)
  394. #endif
  395. #ifdef CONFIG_MPC83XX_PCI2
  396. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_RW | \
  397. BATL_MEMCOHERENCE)
  398. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
  399. BATU_VS | BATU_VP)
  400. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_RW | \
  401. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  402. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
  403. BATU_VS | BATU_VP)
  404. #else
  405. #define CONFIG_SYS_IBAT3L (0)
  406. #define CONFIG_SYS_IBAT3U (0)
  407. #define CONFIG_SYS_IBAT4L (0)
  408. #define CONFIG_SYS_IBAT4U (0)
  409. #endif
  410. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
  411. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_RW | \
  412. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  413. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | \
  414. BATU_VS | BATU_VP)
  415. #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_MEMCOHERENCE)
  416. #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  417. #if (CONFIG_SYS_DDR_SIZE == 512)
  418. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
  419. BATL_PP_RW | BATL_MEMCOHERENCE)
  420. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
  421. BATU_BL_256M | BATU_VS | BATU_VP)
  422. #else
  423. #define CONFIG_SYS_IBAT7L (0)
  424. #define CONFIG_SYS_IBAT7U (0)
  425. #endif
  426. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  427. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  428. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  429. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  430. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  431. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  432. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  433. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  434. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  435. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  436. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  437. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  438. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  439. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  440. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  441. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  442. #if defined(CONFIG_CMD_KGDB)
  443. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  444. #endif
  445. /*
  446. * Environment Configuration
  447. */
  448. #define CONFIG_ENV_OVERWRITE
  449. #if defined(CONFIG_TSEC_ENET)
  450. #define CONFIG_HAS_ETH0
  451. #define CONFIG_HAS_ETH1
  452. #endif
  453. #define CONFIG_HOSTNAME VME8349
  454. #define CONFIG_ROOTPATH "/tftpboot/rootfs"
  455. #define CONFIG_BOOTFILE "uImage"
  456. #define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
  457. #undef CONFIG_BOOTARGS /* boot command will set bootargs */
  458. #define CONFIG_BAUDRATE 9600
  459. #define CONFIG_EXTRA_ENV_SETTINGS \
  460. "netdev=eth0\0" \
  461. "hostname=vme8349\0" \
  462. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  463. "nfsroot=${serverip}:${rootpath}\0" \
  464. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  465. "addip=setenv bootargs ${bootargs} " \
  466. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  467. ":${hostname}:${netdev}:off panic=1\0" \
  468. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  469. "flash_nfs=run nfsargs addip addtty;" \
  470. "bootm ${kernel_addr}\0" \
  471. "flash_self=run ramargs addip addtty;" \
  472. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  473. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  474. "bootm\0" \
  475. "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
  476. "update=protect off fff00000 fff3ffff; " \
  477. "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
  478. "upd=run load update\0" \
  479. "fdtaddr=780000\0" \
  480. "fdtfile=vme8349.dtb\0" \
  481. ""
  482. #define CONFIG_NFSBOOTCOMMAND \
  483. "setenv bootargs root=/dev/nfs rw " \
  484. "nfsroot=$serverip:$rootpath " \
  485. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
  486. "$netdev:off " \
  487. "console=$consoledev,$baudrate $othbootargs;" \
  488. "tftp $loadaddr $bootfile;" \
  489. "tftp $fdtaddr $fdtfile;" \
  490. "bootm $loadaddr - $fdtaddr"
  491. #define CONFIG_RAMBOOTCOMMAND \
  492. "setenv bootargs root=/dev/ram rw " \
  493. "console=$consoledev,$baudrate $othbootargs;" \
  494. "tftp $ramdiskaddr $ramdiskfile;" \
  495. "tftp $loadaddr $bootfile;" \
  496. "tftp $fdtaddr $fdtfile;" \
  497. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  498. #define CONFIG_BOOTCOMMAND "run flash_self"
  499. #ifndef __ASSEMBLY__
  500. int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
  501. unsigned char *buffer, int len);
  502. #endif
  503. #endif /* __CONFIG_H */