v38b.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
  3. * wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __CONFIG_H
  8. #define __CONFIG_H
  9. /*
  10. * High Level Configuration Options
  11. * (easy to change)
  12. */
  13. #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
  14. #define CONFIG_V38B 1 /* ...on V38B board */
  15. #define CONFIG_SYS_TEXT_BASE 0xFF000000
  16. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
  17. #define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
  18. #define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
  19. #undef CONFIG_HW_WATCHDOG /* don't use watchdog */
  20. #define CONFIG_NETCONSOLE 1
  21. #define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
  22. #define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
  23. #define CONFIG_MISC_INIT_R
  24. #define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
  25. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  26. /*
  27. * Serial console configuration
  28. */
  29. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  30. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  31. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  32. /*
  33. * DDR
  34. */
  35. #define SDRAM_DDR 1 /* is DDR */
  36. /* Settings for XLB = 132 MHz */
  37. #define SDRAM_MODE 0x018D0000
  38. #define SDRAM_EMODE 0x40090000
  39. #define SDRAM_CONTROL 0x704f0f00
  40. #define SDRAM_CONFIG1 0x73722930
  41. #define SDRAM_CONFIG2 0x47770000
  42. #define SDRAM_TAPDELAY 0x10000000
  43. /*
  44. * PCI - no support
  45. */
  46. /*
  47. * Partitions
  48. */
  49. #define CONFIG_MAC_PARTITION 1
  50. #define CONFIG_DOS_PARTITION 1
  51. /*
  52. * USB
  53. */
  54. #define CONFIG_USB_OHCI
  55. #define CONFIG_USB_CLOCK 0x0001BBBB
  56. #define CONFIG_USB_CONFIG 0x00001000
  57. /*
  58. * BOOTP options
  59. */
  60. #define CONFIG_BOOTP_BOOTFILESIZE
  61. #define CONFIG_BOOTP_BOOTPATH
  62. #define CONFIG_BOOTP_GATEWAY
  63. #define CONFIG_BOOTP_HOSTNAME
  64. /*
  65. * Command line configuration.
  66. */
  67. #define CONFIG_CMD_IDE
  68. #define CONFIG_CMD_DIAG
  69. #define CONFIG_CMD_IRQ
  70. #define CONFIG_CMD_JFFS2
  71. #define CONFIG_CMD_SDRAM
  72. #define CONFIG_CMD_DATE
  73. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  74. /*
  75. * Boot low with 16 MB Flash
  76. */
  77. #define CONFIG_SYS_LOWBOOT 1
  78. #define CONFIG_SYS_LOWBOOT16 1
  79. /*
  80. * Autobooting
  81. */
  82. #define CONFIG_PREBOOT "echo;" \
  83. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  84. "echo"
  85. #undef CONFIG_BOOTARGS
  86. #define CONFIG_EXTRA_ENV_SETTINGS \
  87. "bootcmd=run net_nfs\0" \
  88. "bootdelay=3\0" \
  89. "baudrate=115200\0" \
  90. "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
  91. "filesystem over NFS; echo\0" \
  92. "netdev=eth0\0" \
  93. "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
  94. "addip=setenv bootargs $(bootargs) " \
  95. "ip=$(ipaddr):$(serverip):$(gatewayip):" \
  96. "$(netmask):$(hostname):$(netdev):off panic=1\0" \
  97. "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
  98. "flash_self=run ramargs addip;bootm $(kernel_addr) " \
  99. "$(ramdisk_addr)\0" \
  100. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  101. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  102. "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
  103. "hostname=v38b\0" \
  104. "ethact=FEC\0" \
  105. "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
  106. "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
  107. "cp.b 200000 ff000000 $(filesize);" \
  108. "prot on ff000000 ff03ffff\0" \
  109. "load=tftp 200000 $(u-boot)\0" \
  110. "netmask=255.255.0.0\0" \
  111. "ipaddr=192.168.160.18\0" \
  112. "serverip=192.168.1.1\0" \
  113. "bootfile=/tftpboot/v38b/uImage\0" \
  114. "u-boot=/tftpboot/v38b/u-boot.bin\0" \
  115. ""
  116. #define CONFIG_BOOTCOMMAND "run net_nfs"
  117. /*
  118. * IPB Bus clocking configuration.
  119. */
  120. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  121. /*
  122. * I2C configuration
  123. */
  124. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  125. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  126. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  127. #define CONFIG_SYS_I2C_SLAVE 0x7F
  128. /*
  129. * EEPROM configuration
  130. */
  131. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  132. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  133. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  134. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  135. /*
  136. * RTC configuration
  137. */
  138. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  139. /*
  140. * Flash configuration - use CFI driver
  141. */
  142. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  143. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  144. #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
  145. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  146. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  147. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  148. #define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
  149. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  150. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
  151. /*
  152. * Environment settings
  153. */
  154. #define CONFIG_ENV_IS_IN_FLASH 1
  155. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
  156. #define CONFIG_ENV_SIZE 0x10000
  157. #define CONFIG_ENV_SECT_SIZE 0x10000
  158. #define CONFIG_ENV_OVERWRITE 1
  159. /*
  160. * Memory map
  161. */
  162. #define CONFIG_SYS_MBAR 0xF0000000
  163. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  164. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  165. /* Use SRAM until RAM will be available */
  166. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  167. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
  168. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  169. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  170. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  171. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  172. # define CONFIG_SYS_RAMBOOT 1
  173. #endif
  174. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
  175. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
  176. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
  177. /*
  178. * Ethernet configuration
  179. */
  180. #define CONFIG_MPC5xxx_FEC 1
  181. #define CONFIG_MPC5xxx_FEC_MII100
  182. #define CONFIG_PHY_ADDR 0x00
  183. #define CONFIG_MII 1
  184. /*
  185. * GPIO configuration
  186. */
  187. #define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
  188. /*
  189. * Miscellaneous configurable options
  190. */
  191. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  192. #if defined(CONFIG_CMD_KGDB)
  193. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  194. #else
  195. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  196. #endif
  197. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  198. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  199. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  200. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  201. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  202. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  203. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  204. #if defined(CONFIG_CMD_KGDB)
  205. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  206. #endif
  207. /*
  208. * Various low-level settings
  209. */
  210. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  211. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  212. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  213. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  214. #define CONFIG_SYS_BOOTCS_CFG 0x00047801
  215. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  216. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  217. #define CONFIG_SYS_CS_BURST 0x00000000
  218. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  219. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  220. /*
  221. * IDE/ATA (supports IDE harddisk)
  222. */
  223. #undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
  224. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  225. #undef CONFIG_IDE_LED /* LED for ide not supported */
  226. #define CONFIG_IDE_RESET /* reset for ide supported */
  227. #define CONFIG_IDE_PREINIT
  228. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  229. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  230. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  231. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  232. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
  233. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
  234. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
  235. #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  236. /*
  237. * Status LED
  238. */
  239. #define CONFIG_STATUS_LED /* Status LED enabled */
  240. #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
  241. #define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
  242. #ifndef __ASSEMBLY__
  243. typedef unsigned int led_id_t;
  244. #define __led_toggle(_msk) \
  245. do { \
  246. *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
  247. } while(0)
  248. #define __led_set(_msk, _st) \
  249. do { \
  250. if ((_st)) \
  251. *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
  252. else \
  253. *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
  254. } while(0)
  255. #define __led_init(_msk, st) \
  256. do { \
  257. *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
  258. } while(0)
  259. #endif /* __ASSEMBLY__ */
  260. #endif /* __CONFIG_H */