tcm-bf518.h 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /*
  2. * U-Boot - Configuration file for Bluetechnix TCM-BF518 board
  3. */
  4. #ifndef __CONFIG_TCM_BF518_H__
  5. #define __CONFIG_TCM_BF518_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_CPU bf518-0.0
  11. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
  12. /*
  13. * Clock Settings
  14. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  15. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  16. */
  17. /* CONFIG_CLKIN_HZ is any value in Hz */
  18. #define CONFIG_CLKIN_HZ 25000000
  19. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  20. /* 1 = CLKIN / 2 */
  21. #define CONFIG_CLKIN_HALF 0
  22. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  23. /* 1 = bypass PLL */
  24. #define CONFIG_PLL_BYPASS 0
  25. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  26. /* Values can range from 0-63 (where 0 means 64) */
  27. #define CONFIG_VCO_MULT 16
  28. /* CCLK_DIV controls the core clock divider */
  29. /* Values can be 1, 2, 4, or 8 ONLY */
  30. #define CONFIG_CCLK_DIV 1
  31. /* SCLK_DIV controls the system clock divider */
  32. /* Values can range from 1-15 */
  33. #define CONFIG_SCLK_DIV 4
  34. /*
  35. * Memory Settings
  36. */
  37. /* This board has a 32meg MT48H16M16 */
  38. #define CONFIG_MEM_ADD_WDTH 9
  39. #define CONFIG_MEM_SIZE 32
  40. #define CONFIG_EBIU_SDRRC_VAL 0x3f8
  41. #define CONFIG_EBIU_SDGCTL_VAL 0x9111cd
  42. #define CONFIG_EBIU_AMGCTL_VAL (AMBEN_ALL)
  43. #define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3)
  44. #define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_7 | B3RAT_11 | B3HT_2 | B3ST_3 | B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3)
  45. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  46. #define CONFIG_SYS_MALLOC_LEN (384 * 1024)
  47. /*
  48. * Network Settings
  49. */
  50. #if !defined(__ADSPBF512__) && !defined(__ADSPBF514__)
  51. #define ADI_CMDS_NETWORK 1
  52. #define CONFIG_BFIN_MAC
  53. #define CONFIG_NETCONSOLE 1
  54. #endif
  55. #define CONFIG_HOSTNAME tcm-bf518
  56. /*
  57. * Flash Settings
  58. */
  59. #define CONFIG_FLASH_CFI_DRIVER
  60. #define CONFIG_SYS_FLASH_BASE 0x20000000
  61. #define CONFIG_SYS_FLASH_CFI
  62. #define CONFIG_SYS_FLASH_PROTECTION
  63. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  64. #define CONFIG_SYS_MAX_FLASH_SECT 19
  65. /*
  66. * SPI Settings
  67. */
  68. #define CONFIG_BFIN_SPI
  69. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  70. #define CONFIG_SF_DEFAULT_SPEED 30000000
  71. /*
  72. * Env Storage Settings
  73. */
  74. #define CONFIG_ENV_IS_IN_FLASH
  75. #define CONFIG_ENV_OFFSET 0x8000
  76. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  77. #define CONFIG_ENV_SIZE 0x2000
  78. #define CONFIG_ENV_SECT_SIZE 0x8000
  79. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  80. /*
  81. * I2C Settings
  82. */
  83. #define CONFIG_SYS_I2C
  84. #define CONFIG_SYS_I2C_ADI
  85. /*
  86. * Misc Settings
  87. */
  88. #define CONFIG_BAUDRATE 115200
  89. #define CONFIG_RTC_BFIN
  90. #define CONFIG_UART_CONSOLE 0
  91. #define CONFIG_BOOTCOMMAND "run flashboot"
  92. #define FLASHBOOT_ENV_SETTINGS "flashboot=bootm 0x20040000\0"
  93. /*
  94. * Pull in common ADI header for remaining command/environment setup
  95. */
  96. #include <configs/bfin_adi_common.h>
  97. #endif