t4qds.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Corenet DS style board configuration file
  8. */
  9. #ifndef __T4QDS_H
  10. #define __T4QDS_H
  11. #define CONFIG_CMD_REGINFO
  12. /* High Level Configuration Options */
  13. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  14. #define CONFIG_MP /* support multiple processors */
  15. #ifndef CONFIG_SYS_TEXT_BASE
  16. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  17. #endif
  18. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  19. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  20. #endif
  21. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  22. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  23. #define CONFIG_FSL_IFC /* Enable IFC Support */
  24. #define CONFIG_PCIE1 /* PCIE controller 1 */
  25. #define CONFIG_PCIE2 /* PCIE controller 2 */
  26. #define CONFIG_PCIE3 /* PCIE controller 3 */
  27. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  28. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  29. #define CONFIG_SYS_SRIO
  30. #define CONFIG_SRIO1 /* SRIO port 1 */
  31. #define CONFIG_SRIO2 /* SRIO port 2 */
  32. #define CONFIG_ENV_OVERWRITE
  33. /*
  34. * These can be toggled for performance analysis, otherwise use default.
  35. */
  36. #define CONFIG_SYS_CACHE_STASHING
  37. #define CONFIG_BTB /* toggle branch predition */
  38. #ifdef CONFIG_DDR_ECC
  39. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  40. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  41. #endif
  42. #define CONFIG_ENABLE_36BIT_PHYS
  43. #define CONFIG_ADDR_MAP
  44. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  45. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  46. #define CONFIG_SYS_MEMTEST_END 0x00400000
  47. #define CONFIG_SYS_ALT_MEMTEST
  48. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  49. /*
  50. * Config the L3 Cache as L3 SRAM
  51. */
  52. #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
  53. #define CONFIG_SYS_L3_SIZE (512 << 10)
  54. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
  55. #ifdef CONFIG_RAMBOOT_PBL
  56. #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
  57. #endif
  58. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
  59. #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
  60. #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
  61. #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
  62. #define CONFIG_SYS_DCSRBAR 0xf0000000
  63. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  64. /*
  65. * DDR Setup
  66. */
  67. #define CONFIG_VERY_BIG_RAM
  68. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  69. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  70. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  71. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  72. #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  73. #define CONFIG_DDR_SPD
  74. /*
  75. * IFC Definitions
  76. */
  77. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  78. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  79. #ifdef CONFIG_SPL_BUILD
  80. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  81. #else
  82. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  83. #endif
  84. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  85. #define CONFIG_MISC_INIT_R
  86. #define CONFIG_HWCONFIG
  87. /* define to use L1 as initial stack */
  88. #define CONFIG_L1_INIT_RAM
  89. #define CONFIG_SYS_INIT_RAM_LOCK
  90. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  91. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  92. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
  93. /* The assembler doesn't like typecast */
  94. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  95. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  96. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  97. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  98. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  99. GENERATED_GBL_DATA_SIZE)
  100. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  101. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  102. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  103. /* Serial Port - controlled on board with jumper J8
  104. * open - index 2
  105. * shorted - index 1
  106. */
  107. #define CONFIG_CONS_INDEX 1
  108. #define CONFIG_SYS_NS16550_SERIAL
  109. #define CONFIG_SYS_NS16550_REG_SIZE 1
  110. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  111. #define CONFIG_SYS_BAUDRATE_TABLE \
  112. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  113. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  114. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  115. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  116. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  117. /* I2C */
  118. #define CONFIG_SYS_I2C
  119. #define CONFIG_SYS_I2C_FSL
  120. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  121. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  122. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  123. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  124. /*
  125. * RapidIO
  126. */
  127. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  128. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  129. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  130. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  131. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  132. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  133. /*
  134. * General PCI
  135. * Memory space is mapped 1-1, but I/O space must start from 0.
  136. */
  137. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  138. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  139. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  140. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  141. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  142. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  143. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  144. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  145. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  146. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  147. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  148. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  149. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  150. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  151. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  152. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  153. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  154. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  155. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  156. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  157. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  158. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  159. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  160. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  161. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  162. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  163. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  164. /* controller 4, Base address 203000 */
  165. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  166. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  167. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
  168. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  169. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  170. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  171. #ifdef CONFIG_PCI
  172. #define CONFIG_PCI_INDIRECT_BRIDGE
  173. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  174. #define CONFIG_DOS_PARTITION
  175. #endif /* CONFIG_PCI */
  176. /* SATA */
  177. #ifdef CONFIG_FSL_SATA_V2
  178. #define CONFIG_LIBATA
  179. #define CONFIG_FSL_SATA
  180. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  181. #define CONFIG_SATA1
  182. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  183. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  184. #define CONFIG_SATA2
  185. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  186. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  187. #define CONFIG_LBA48
  188. #define CONFIG_CMD_SATA
  189. #define CONFIG_DOS_PARTITION
  190. #endif
  191. #ifdef CONFIG_FMAN_ENET
  192. #define CONFIG_MII /* MII PHY management */
  193. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  194. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  195. #endif
  196. /*
  197. * Environment
  198. */
  199. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  200. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  201. /*
  202. * Command line configuration.
  203. */
  204. #define CONFIG_CMD_ERRATA
  205. #define CONFIG_CMD_IRQ
  206. #ifdef CONFIG_PCI
  207. #define CONFIG_CMD_PCI
  208. #endif
  209. /*
  210. * Miscellaneous configurable options
  211. */
  212. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  213. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  214. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  215. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  216. #ifdef CONFIG_CMD_KGDB
  217. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  218. #else
  219. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  220. #endif
  221. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  222. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  223. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  224. /*
  225. * For booting Linux, the board info and command line data
  226. * have to be in the first 64 MB of memory, since this is
  227. * the maximum mapped by the Linux kernel during initialization.
  228. */
  229. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  230. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  231. #ifdef CONFIG_CMD_KGDB
  232. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  233. #endif
  234. /*
  235. * Environment Configuration
  236. */
  237. #define CONFIG_ROOTPATH "/opt/nfsroot"
  238. #define CONFIG_BOOTFILE "uImage"
  239. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
  240. /* default location for tftp and bootm */
  241. #define CONFIG_LOADADDR 1000000
  242. #define CONFIG_BAUDRATE 115200
  243. #define CONFIG_HVBOOT \
  244. "setenv bootargs config-addr=0x60000000; " \
  245. "bootm 0x01000000 - 0x00f00000"
  246. #endif /* __CONFIG_H */