sh7757lcr.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * Configuation settings for the sh7757lcr board
  3. *
  4. * Copyright (C) 2011 Renesas Solutions Corp.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __SH7757LCR_H
  9. #define __SH7757LCR_H
  10. #define CONFIG_CPU_SH7757 1
  11. #define CONFIG_SH7757LCR 1
  12. #define CONFIG_SH7757LCR_DDR_ECC 1
  13. #define CONFIG_SYS_TEXT_BASE 0x8ef80000
  14. #define CONFIG_CMD_SDRAM
  15. #define CONFIG_CMD_MD5SUM
  16. #define CONFIG_MD5
  17. #define CONFIG_DOS_PARTITION
  18. #define CONFIG_MAC_PARTITION
  19. #define CONFIG_BAUDRATE 115200
  20. #define CONFIG_BOOTARGS "console=ttySC2,115200 root=/dev/nfs ip=dhcp"
  21. #define CONFIG_DISPLAY_BOARDINFO
  22. #undef CONFIG_SHOW_BOOT_PROGRESS
  23. /* MEMORY */
  24. #define SH7757LCR_SDRAM_BASE (0x80000000)
  25. #define SH7757LCR_SDRAM_SIZE (240 * 1024 * 1024)
  26. #define SH7757LCR_SDRAM_ECC_SETTING 0x0f000000 /* 240MByte */
  27. #define SH7757LCR_SDRAM_DVC_SIZE (16 * 1024 * 1024)
  28. #define CONFIG_SYS_LONGHELP
  29. #define CONFIG_SYS_CBSIZE 256
  30. #define CONFIG_SYS_PBSIZE 256
  31. #define CONFIG_SYS_MAXARGS 16
  32. #define CONFIG_SYS_BARGSIZE 512
  33. #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
  34. /* SCIF */
  35. #define CONFIG_SCIF_CONSOLE 1
  36. #define CONFIG_CONS_SCIF2 1
  37. #define CONFIG_SYS_MEMTEST_START (SH7757LCR_SDRAM_BASE)
  38. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
  39. 224 * 1024 * 1024)
  40. #undef CONFIG_SYS_ALT_MEMTEST
  41. #undef CONFIG_SYS_MEMTEST_SCRATCH
  42. #undef CONFIG_SYS_LOADS_BAUD_CHANGE
  43. #define CONFIG_SYS_SDRAM_BASE (SH7757LCR_SDRAM_BASE)
  44. #define CONFIG_SYS_SDRAM_SIZE (SH7757LCR_SDRAM_SIZE)
  45. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + \
  46. (128 + 16) * 1024 * 1024)
  47. #define CONFIG_SYS_MONITOR_BASE 0x00000000
  48. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  49. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  50. #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
  51. /* FLASH */
  52. #define CONFIG_SYS_NO_FLASH
  53. /* Ether */
  54. #define CONFIG_SH_ETHER 1
  55. #define CONFIG_SH_ETHER_USE_PORT 0
  56. #define CONFIG_SH_ETHER_PHY_ADDR 1
  57. #define CONFIG_SH_ETHER_CACHE_WRITEBACK 1
  58. #define CONFIG_PHYLIB
  59. #define CONFIG_BITBANGMII
  60. #define CONFIG_BITBANGMII_MULTI
  61. #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
  62. #define SH7757LCR_ETHERNET_MAC_BASE_SPI 0x000b0000
  63. #define SH7757LCR_SPI_SECTOR_SIZE (64 * 1024)
  64. #define SH7757LCR_ETHERNET_MAC_BASE SH7757LCR_ETHERNET_MAC_BASE_SPI
  65. #define SH7757LCR_ETHERNET_MAC_SIZE 17
  66. #define SH7757LCR_ETHERNET_NUM_CH 2
  67. #define CONFIG_BOARD_LATE_INIT
  68. /* Gigabit Ether */
  69. #define SH7757LCR_GIGA_ETHERNET_NUM_CH 2
  70. /* SPI */
  71. #define CONFIG_SH_SPI 1
  72. #define CONFIG_SH_SPI_BASE 0xfe002000
  73. /* MMCIF */
  74. #define CONFIG_GENERIC_MMC 1
  75. #define CONFIG_SH_MMCIF 1
  76. #define CONFIG_SH_MMCIF_ADDR 0xffcb0000
  77. #define CONFIG_SH_MMCIF_CLK 48000000
  78. /* SH7757 board */
  79. #define SH7757LCR_SDRAM_PHYS_TOP 0x40000000
  80. #define SH7757LCR_GRA_OFFSET 0x1f000000
  81. #define SH7757LCR_PCIEBRG_ADDR_B0 0x000a0000
  82. #define SH7757LCR_PCIEBRG_SIZE_B0 (64 * 1024)
  83. #define SH7757LCR_PCIEBRG_ADDR 0x00090000
  84. #define SH7757LCR_PCIEBRG_SIZE (96 * 1024)
  85. /* ENV setting */
  86. #define CONFIG_ENV_IS_EMBEDDED
  87. #define CONFIG_ENV_IS_IN_SPI_FLASH
  88. #define CONFIG_ENV_SECT_SIZE (64 * 1024)
  89. #define CONFIG_ENV_ADDR (0x00080000)
  90. #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR)
  91. #define CONFIG_ENV_OVERWRITE 1
  92. #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
  93. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
  94. #define CONFIG_EXTRA_ENV_SETTINGS \
  95. "netboot=bootp; bootm\0"
  96. /* Board Clock */
  97. #define CONFIG_SYS_CLK_FREQ 48000000
  98. #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
  99. #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
  100. #define CONFIG_SYS_TMU_CLK_DIV 4
  101. #endif /* __SH7757LCR_H */