sama5d3xek.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190
  1. /*
  2. * Configuation settings for the SAMA5D3xEK board.
  3. *
  4. * Copyright (C) 2012 - 2013 Atmel
  5. *
  6. * based on at91sam9m10g45ek.h by:
  7. * Stelian Pop <stelian@popies.net>
  8. * Lead Tech Design <www.leadtechdesign.com>
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #ifndef __CONFIG_H
  13. #define __CONFIG_H
  14. /*
  15. * If has No NOR flash, please put the definition: CONFIG_SYS_NO_FLASH
  16. * before the common header.
  17. */
  18. #include "at91-sama5_common.h"
  19. #define CONFIG_BOARD_LATE_INIT
  20. #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  21. /* serial console */
  22. #define CONFIG_ATMEL_USART
  23. #define CONFIG_USART_BASE ATMEL_BASE_DBGU
  24. #define CONFIG_USART_ID ATMEL_ID_DBGU
  25. /*
  26. * This needs to be defined for the OHCI code to work but it is defined as
  27. * ATMEL_ID_UHPHS in the CPU specific header files.
  28. */
  29. #define ATMEL_ID_UHP ATMEL_ID_UHPHS
  30. /*
  31. * Specify the clock enable bit in the PMC_SCER register.
  32. */
  33. #define ATMEL_PMC_UHP AT91SAM926x_PMC_UHP
  34. /* LCD */
  35. #define LCD_BPP LCD_COLOR16
  36. #define LCD_OUTPUT_BPP 24
  37. #define CONFIG_LCD_LOGO
  38. #define CONFIG_LCD_INFO
  39. #define CONFIG_LCD_INFO_BELOW_LOGO
  40. #define CONFIG_SYS_WHITE_ON_BLACK
  41. #define CONFIG_ATMEL_HLCD
  42. #define CONFIG_ATMEL_LCD_RGB565
  43. /* board specific (not enough SRAM) */
  44. #define CONFIG_SAMA5D3_LCD_BASE 0x23E00000
  45. /* NOR flash */
  46. #ifndef CONFIG_SYS_NO_FLASH
  47. #define CONFIG_FLASH_CFI_DRIVER
  48. #define CONFIG_SYS_FLASH_CFI
  49. #define CONFIG_SYS_FLASH_PROTECTION
  50. #define CONFIG_SYS_FLASH_BASE 0x10000000
  51. #define CONFIG_SYS_MAX_FLASH_SECT 131
  52. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  53. #endif
  54. /* SDRAM */
  55. #define CONFIG_NR_DRAM_BANKS 1
  56. #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_DDRCS
  57. #define CONFIG_SYS_SDRAM_SIZE 0x20000000
  58. #ifdef CONFIG_SPL_BUILD
  59. #define CONFIG_SYS_INIT_SP_ADDR 0x310000
  60. #else
  61. #define CONFIG_SYS_INIT_SP_ADDR \
  62. (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - GENERATED_GBL_DATA_SIZE)
  63. #endif
  64. /* SerialFlash */
  65. #ifdef CONFIG_CMD_SF
  66. #define CONFIG_ATMEL_SPI
  67. #define CONFIG_SF_DEFAULT_SPEED 30000000
  68. #endif
  69. /* NAND flash */
  70. #define CONFIG_CMD_NAND
  71. #ifdef CONFIG_CMD_NAND
  72. #define CONFIG_NAND_ATMEL
  73. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  74. #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
  75. /* our ALE is AD21 */
  76. #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
  77. /* our CLE is AD22 */
  78. #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
  79. #define CONFIG_SYS_NAND_ONFI_DETECTION
  80. /* PMECC & PMERRLOC */
  81. #define CONFIG_ATMEL_NAND_HWECC
  82. #define CONFIG_ATMEL_NAND_HW_PMECC
  83. #define CONFIG_PMECC_CAP 4
  84. #define CONFIG_PMECC_SECTOR_SIZE 512
  85. #define CONFIG_CMD_NAND_TRIMFFS
  86. #endif
  87. /* Ethernet Hardware */
  88. #define CONFIG_MACB
  89. #define CONFIG_RMII
  90. #define CONFIG_NET_RETRY_COUNT 20
  91. #define CONFIG_MACB_SEARCH_PHY
  92. #define CONFIG_RGMII
  93. #define CONFIG_PHYLIB
  94. #define CONFIG_PHY_MICREL
  95. #define CONFIG_PHY_MICREL_KSZ9021
  96. /* MMC */
  97. #ifdef CONFIG_CMD_MMC
  98. #define CONFIG_GENERIC_MMC
  99. #define CONFIG_GENERIC_ATMEL_MCI
  100. #define ATMEL_BASE_MMCI ATMEL_BASE_MCI0
  101. #endif
  102. /* USB */
  103. #ifdef CONFIG_CMD_USB
  104. #define CONFIG_USB_ATMEL
  105. #define CONFIG_USB_ATMEL_CLK_SEL_UPLL
  106. #define CONFIG_USB_OHCI_NEW
  107. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  108. #define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_BASE_OHCI
  109. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "sama5d3"
  110. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
  111. #define CONFIG_DOS_PARTITION
  112. #endif
  113. /* USB device */
  114. #define CONFIG_USB_ETHER
  115. #define CONFIG_USB_ETH_RNDIS
  116. #define CONFIG_USBNET_MANUFACTURER "Atmel SAMA5D3xEK"
  117. #if defined(CONFIG_CMD_USB) || defined(CONFIG_CMD_MMC)
  118. #define CONFIG_FAT_WRITE
  119. #endif
  120. #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
  121. #ifdef CONFIG_SYS_USE_SERIALFLASH
  122. /* override the bootcmd, bootargs and other configuration for spi flash env*/
  123. #elif CONFIG_SYS_USE_NANDFLASH
  124. /* override the bootcmd, bootargs and other configuration nandflash env */
  125. #elif CONFIG_SYS_USE_MMC
  126. /* override the bootcmd, bootargs and other configuration for sd/mmc env */
  127. #else
  128. #define CONFIG_ENV_IS_NOWHERE
  129. #endif
  130. /* SPL */
  131. #define CONFIG_SPL_FRAMEWORK
  132. #define CONFIG_SPL_TEXT_BASE 0x300000
  133. #define CONFIG_SPL_MAX_SIZE 0x10000
  134. #define CONFIG_SPL_BSS_START_ADDR 0x20000000
  135. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
  136. #define CONFIG_SYS_SPL_MALLOC_START 0x20080000
  137. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
  138. #define CONFIG_SPL_BOARD_INIT
  139. #define CONFIG_SYS_MONITOR_LEN (512 << 10)
  140. #ifdef CONFIG_SYS_USE_MMC
  141. #define CONFIG_SPL_LDSCRIPT arch/arm/mach-at91/armv7/u-boot-spl.lds
  142. #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
  143. #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
  144. #elif CONFIG_SYS_USE_NANDFLASH
  145. #define CONFIG_SPL_NAND_DRIVERS
  146. #define CONFIG_SPL_NAND_BASE
  147. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
  148. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  149. #define CONFIG_SYS_NAND_PAGE_SIZE 0x800
  150. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  151. #define CONFIG_SYS_NAND_OOBSIZE 64
  152. #define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
  153. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0
  154. #define CONFIG_SPL_GENERATE_ATMEL_PMECC_HEADER
  155. #elif CONFIG_SYS_USE_SERIALFLASH
  156. #define CONFIG_SPL_SPI_LOAD
  157. #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
  158. #endif
  159. #endif