rsk7203.h 2.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. /*
  2. * Configuation settings for the Renesas Technology RSK 7203
  3. *
  4. * Copyright (C) 2008 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008 Renesas Solutions Corp.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __RSK7203_H
  10. #define __RSK7203_H
  11. #define CONFIG_CPU_SH7203 1
  12. #define CONFIG_RSK7203 1
  13. #define CONFIG_CMD_SDRAM
  14. #define CONFIG_BAUDRATE 115200
  15. #define CONFIG_BOOTARGS "console=ttySC0,115200"
  16. #define CONFIG_LOADADDR 0x0C100000 /* RSK7203_SDRAM_BASE + 1MB */
  17. #define CONFIG_DISPLAY_BOARDINFO
  18. #undef CONFIG_SHOW_BOOT_PROGRESS
  19. /* MEMORY */
  20. #define RSK7203_SDRAM_BASE 0x0C000000
  21. #define RSK7203_FLASH_BASE_1 0x20000000 /* Non cache */
  22. #define RSK7203_FLASH_BANK_SIZE (4 * 1024 * 1024)
  23. #define CONFIG_SYS_TEXT_BASE 0x0C7C0000
  24. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  25. #define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
  26. #define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
  27. #define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
  28. /* Buffer size for Boot Arguments passed to kernel */
  29. #define CONFIG_SYS_BARGSIZE 512
  30. /* List of legal baudrate settings for this board */
  31. #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
  32. /* SCIF */
  33. #define CONFIG_SCIF_CONSOLE 1
  34. #define CONFIG_CONS_SCIF0 1
  35. #define CONFIG_SYS_MEMTEST_START RSK7203_SDRAM_BASE
  36. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (3 * 1024 * 1024))
  37. #define CONFIG_SYS_SDRAM_BASE RSK7203_SDRAM_BASE
  38. #define CONFIG_SYS_SDRAM_SIZE (32 * 1024 * 1024)
  39. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 1024 * 1024)
  40. #define CONFIG_SYS_MONITOR_BASE RSK7203_FLASH_BASE_1
  41. #define CONFIG_SYS_MONITOR_LEN (128 * 1024)
  42. #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
  43. #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
  44. /* FLASH */
  45. #define CONFIG_FLASH_CFI_DRIVER
  46. #define CONFIG_SYS_FLASH_CFI
  47. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  48. #undef CONFIG_SYS_FLASH_QUIET_TEST
  49. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  50. #define CONFIG_SYS_FLASH_BASE RSK7203_FLASH_BASE_1
  51. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  52. #define CONFIG_SYS_MAX_FLASH_SECT 64
  53. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  54. #define CONFIG_ENV_IS_IN_FLASH
  55. #define CONFIG_ENV_SECT_SIZE (64 * 1024)
  56. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  57. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  58. #define CONFIG_SYS_FLASH_ERASE_TOUT 12000
  59. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  60. /* Board Clock */
  61. #define CONFIG_SYS_CLK_FREQ 33333333
  62. #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
  63. #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
  64. #define CMT_CLK_DIVIDER 32 /* 8 (default), 32, 128 or 512 */
  65. #define CONFIG_SH_CMT_CLK_FREQ (CONFIG_SYS_CLK_FREQ / CMT_CLK_DIVIDER)
  66. /* Network interface */
  67. #define CONFIG_SMC911X
  68. #define CONFIG_SMC911X_16_BIT
  69. #define CONFIG_SMC911X_BASE (0x24000000)
  70. #endif /* __RSK7203_H */