redwood.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * Configuration for AMCC 460SX Ref (redwood)
  3. *
  4. * (C) Copyright 2008
  5. * Feng Kan, Applied Micro Circuits Corp., fkan@amcc.com
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. /*-----------------------------------------------------------------------
  12. * High Level Configuration Options
  13. *----------------------------------------------------------------------*/
  14. #define CONFIG_440 1 /* ... PPC460 family */
  15. #define CONFIG_460SX 1 /* ... PPC460 family */
  16. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  17. #define CONFIG_SYS_TEXT_BASE 0xfffb0000
  18. /*-----------------------------------------------------------------------
  19. * Include common defines/options for all AMCC boards
  20. *----------------------------------------------------------------------*/
  21. #define CONFIG_HOSTNAME redwood
  22. #include "amcc-common.h"
  23. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  24. /*-----------------------------------------------------------------------
  25. * Base addresses -- Note these are effective addresses where the
  26. * actual resources get mapped (not physical addresses)
  27. *----------------------------------------------------------------------*/
  28. #define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
  29. #define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
  30. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  31. #define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
  32. #define CONFIG_SYS_PCIE0_MEMBASE 0x90000000 /* mapped PCIe memory */
  33. #define CONFIG_SYS_PCIE1_MEMBASE 0xa0000000 /* mapped PCIe memory */
  34. #define CONFIG_SYS_PCIE_MEMSIZE 0x01000000
  35. #define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000
  36. #define CONFIG_SYS_PCIE1_XCFGBASE 0xb2000000
  37. #define CONFIG_SYS_PCIE2_XCFGBASE 0xb4000000
  38. #define CONFIG_SYS_PCIE0_CFGBASE 0xb6000000
  39. #define CONFIG_SYS_PCIE1_CFGBASE 0xb8000000
  40. #define CONFIG_SYS_PCIE2_CFGBASE 0xba000000
  41. /* PCIe mapped UTL registers */
  42. #define CONFIG_SYS_PCIE0_REGBASE 0xd0000000
  43. #define CONFIG_SYS_PCIE1_REGBASE 0xd0010000
  44. #define CONFIG_SYS_PCIE2_REGBASE 0xd0020000
  45. /* System RAM mapped to PCI space */
  46. #define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
  47. #define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
  48. #define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
  49. #define CONFIG_SYS_FPGA_BASE 0xe2000000 /* epld */
  50. #define CONFIG_SYS_OPER_FLASH 0xe7000000 /* SRAM - OPER Flash */
  51. /*
  52. * Serial Port
  53. */
  54. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  55. /*-----------------------------------------------------------------------
  56. * Initial RAM & stack pointer (placed in internal SRAM)
  57. *----------------------------------------------------------------------*/
  58. #define CONFIG_SYS_TEMP_STACK_OCM 1
  59. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
  60. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
  61. #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
  62. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  63. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  64. /*-----------------------------------------------------------------------
  65. * DDR SDRAM
  66. *----------------------------------------------------------------------*/
  67. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  68. #define CONFIG_DDR_ECC 1 /* with ECC support */
  69. #define CONFIG_SYS_SPD_MAX_DIMMS 2
  70. /* SPD i2c spd addresses */
  71. #define SPD_EEPROM_ADDRESS {IIC0_DIMM0_ADDR, IIC0_DIMM1_ADDR}
  72. #define IIC0_DIMM0_ADDR 0x53
  73. #define IIC0_DIMM1_ADDR 0x52
  74. /*-----------------------------------------------------------------------
  75. * I2C
  76. *----------------------------------------------------------------------*/
  77. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  78. #define IIC0_BOOTPROM_ADDR 0x50
  79. #define IIC0_ALT_BOOTPROM_ADDR 0x54
  80. /* Don't probe these addrs */
  81. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x50}, {0, 0x52}, {0, 0x53}, {0, 0x54} }
  82. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  83. /*-----------------------------------------------------------------------
  84. * Environment
  85. *----------------------------------------------------------------------*/
  86. #undef CONFIG_ENV_IS_IN_NVRAM /* ... not in NVRAM */
  87. #define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
  88. #undef CONFIG_ENV_IS_IN_EEPROM /* ... not in EEPROM */
  89. #define CONFIG_PREBOOT "echo;" \
  90. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  91. "echo"
  92. #undef CONFIG_BOOTARGS
  93. #define CONFIG_EXTRA_ENV_SETTINGS \
  94. CONFIG_AMCC_DEF_ENV \
  95. CONFIG_AMCC_DEF_ENV_POWERPC \
  96. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  97. "kernel_addr=fc000000\0" \
  98. "fdt_addr=fc1e0000\0" \
  99. "ramdisk_addr=fc200000\0" \
  100. ""
  101. /*----------------------------------------------------------------------------+
  102. | Commands in addition to amcc-common.h
  103. +----------------------------------------------------------------------------*/
  104. #define CONFIG_CMD_SDRAM
  105. #define CONFIG_BOOTCOMMAND "run flash_self"
  106. #define CONFIG_IBM_EMAC4_V4 1
  107. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  108. #define CONFIG_PHY_RESET_DELAY 1000
  109. #define CONFIG_M88E1141_PHY 1 /* Enable phy */
  110. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  111. #define CONFIG_HAS_ETH0
  112. #define CONFIG_HAS_ETH1
  113. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  114. #define CONFIG_PHY1_ADDR 1 /* PHY address, See schematics */
  115. #undef CONFIG_WATCHDOG /* watchdog disabled */
  116. /*-----------------------------------------------------------------------
  117. * FLASH related
  118. *----------------------------------------------------------------------*/
  119. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  120. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  121. #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD (Spansion) reset cmd */
  122. #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
  123. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
  124. #undef CONFIG_SYS_FLASH_CHECKSUM
  125. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  126. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  127. #ifdef CONFIG_ENV_IS_IN_FLASH
  128. #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  129. #define CONFIG_ENV_ADDR 0xfffa0000
  130. #define CONFIG_ENV_SIZE 0x10000 /* Size of Environment vars */
  131. #endif /* CONFIG_ENV_IS_IN_FLASH */
  132. /*---------------------------------------------------------------------------*/
  133. #endif /* __CONFIG_H */