r7780mp.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * Configuation settings for the Renesas R7780MP board
  3. *
  4. * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
  5. * Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __R7780RP_H
  10. #define __R7780RP_H
  11. #define CONFIG_CPU_SH7780 1
  12. #define CONFIG_R7780MP 1
  13. #define CONFIG_SYS_R7780MP_OLD_FLASH 1
  14. #define __LITTLE_ENDIAN__ 1
  15. #define CONFIG_DISPLAY_BOARDINFO
  16. /*
  17. * Command line configuration.
  18. */
  19. #define CONFIG_CMD_SDRAM
  20. #define CONFIG_CMD_PCI
  21. #define CONFIG_CMD_IDE
  22. #define CONFIG_DOS_PARTITION
  23. #define CONFIG_SCIF_CONSOLE 1
  24. #define CONFIG_BAUDRATE 115200
  25. #define CONFIG_CONS_SCIF0 1
  26. #define CONFIG_BOOTARGS "console=ttySC0,115200"
  27. #define CONFIG_ENV_OVERWRITE 1
  28. #define CONFIG_SYS_TEXT_BASE 0x0FFC0000
  29. #define CONFIG_SYS_SDRAM_BASE (0x08000000)
  30. #define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
  31. #define CONFIG_SYS_LONGHELP
  32. #define CONFIG_SYS_CBSIZE 256
  33. #define CONFIG_SYS_PBSIZE 256
  34. #define CONFIG_SYS_MAXARGS 16
  35. #define CONFIG_SYS_BARGSIZE 512
  36. #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
  37. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
  38. /* Flash board support */
  39. #define CONFIG_SYS_FLASH_BASE (0xA0000000)
  40. #ifdef CONFIG_SYS_R7780MP_OLD_FLASH
  41. /* NOR Flash (S29PL127J60TFI130) */
  42. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
  43. # define CONFIG_SYS_MAX_FLASH_BANKS (2)
  44. # define CONFIG_SYS_MAX_FLASH_SECT 270
  45. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
  46. CONFIG_SYS_FLASH_BASE + 0x100000,\
  47. CONFIG_SYS_FLASH_BASE + 0x400000,\
  48. CONFIG_SYS_FLASH_BASE + 0x700000, }
  49. #else /* CONFIG_SYS_R7780MP_OLD_FLASH */
  50. /* NOR Flash (Spantion S29GL256P) */
  51. # define CONFIG_SYS_MAX_FLASH_BANKS (1)
  52. # define CONFIG_SYS_MAX_FLASH_SECT 256
  53. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  54. #endif /* CONFIG_SYS_R7780MP_OLD_FLASH */
  55. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
  56. /* Address of u-boot image in Flash */
  57. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
  58. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  59. /* Size of DRAM reserved for malloc() use */
  60. #define CONFIG_SYS_MALLOC_LEN (1204 * 1024)
  61. #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
  62. #define CONFIG_SYS_RX_ETH_BUFFER (8)
  63. #define CONFIG_SYS_FLASH_CFI
  64. #define CONFIG_FLASH_CFI_DRIVER
  65. #undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE
  66. #undef CONFIG_SYS_FLASH_QUIET_TEST
  67. /* print 'E' for empty sector on flinfo */
  68. #define CONFIG_SYS_FLASH_EMPTY_INFO
  69. #define CONFIG_ENV_IS_IN_FLASH
  70. #define CONFIG_ENV_SECT_SIZE (256 * 1024)
  71. #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
  72. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  73. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000
  74. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  75. /* Board Clock */
  76. #define CONFIG_SYS_CLK_FREQ 33333333
  77. #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
  78. #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
  79. #define CONFIG_SYS_TMU_CLK_DIV 4
  80. /* PCI Controller */
  81. #if defined(CONFIG_CMD_PCI)
  82. #define CONFIG_SH4_PCI
  83. #define CONFIG_SH7780_PCI
  84. #define CONFIG_SH7780_PCI_LSR 0x07f00001
  85. #define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
  86. #define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
  87. #define CONFIG_PCI_SCAN_SHOW 1
  88. #define __mem_pci
  89. #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
  90. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  91. #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
  92. #define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
  93. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  94. #define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
  95. #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
  96. #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
  97. #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
  98. #endif /* CONFIG_CMD_PCI */
  99. #if defined(CONFIG_CMD_NET)
  100. /* AX88796L Support(NE2000 base chip) */
  101. #define CONFIG_DRIVER_AX88796L
  102. #define CONFIG_DRIVER_NE2000_BASE 0xA4100000
  103. #endif
  104. /* Compact flash Support */
  105. #if defined(CONFIG_CMD_IDE)
  106. #define CONFIG_IDE_RESET 1
  107. #define CONFIG_SYS_PIO_MODE 1
  108. #define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
  109. #define CONFIG_SYS_IDE_MAXDEVICE 1
  110. #define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
  111. #define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
  112. #define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
  113. #define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
  114. #define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
  115. #define CONFIG_IDE_SWAP_IO
  116. #endif /* CONFIG_CMD_IDE */
  117. #endif /* __R7780RP_H */