r2dplus.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. #ifndef __CONFIG_H
  2. #define __CONFIG_H
  3. #define CONFIG_CPU_SH7751 1
  4. #define CONFIG_CPU_SH_TYPE_R 1
  5. #define CONFIG_R2DPLUS 1
  6. #define __LITTLE_ENDIAN__ 1
  7. #define CONFIG_DISPLAY_BOARDINFO
  8. /*
  9. * Command line configuration.
  10. */
  11. #define CONFIG_CMD_PCI
  12. #define CONFIG_CMD_IDE
  13. #define CONFIG_DOS_PARTITION
  14. #define CONFIG_CMD_SH_ZIMAGEBOOT
  15. /* SCIF */
  16. #define CONFIG_SCIF_CONSOLE 1
  17. #define CONFIG_BAUDRATE 115200
  18. #define CONFIG_CONS_SCIF1 1
  19. #define CONFIG_BOARD_LATE_INIT
  20. #define CONFIG_BOOTARGS "console=ttySC0,115200"
  21. #define CONFIG_ENV_OVERWRITE 1
  22. /* SDRAM */
  23. #define CONFIG_SYS_SDRAM_BASE 0x8C000000
  24. #define CONFIG_SYS_SDRAM_SIZE 0x04000000
  25. #define CONFIG_SYS_TEXT_BASE 0x8FE00000
  26. #define CONFIG_SYS_LONGHELP
  27. #define CONFIG_SYS_CBSIZE 256
  28. #define CONFIG_SYS_PBSIZE 256
  29. #define CONFIG_SYS_MAXARGS 16
  30. #define CONFIG_SYS_BARGSIZE 512
  31. #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
  32. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
  33. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
  34. /* Address of u-boot image in Flash */
  35. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
  36. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  37. /* Size of DRAM reserved for malloc() use */
  38. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
  39. #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
  40. /*
  41. * NOR Flash ( Spantion S29GL256P )
  42. */
  43. #define CONFIG_SYS_FLASH_CFI
  44. #define CONFIG_FLASH_CFI_DRIVER
  45. #define CONFIG_SYS_FLASH_BASE (0xA0000000)
  46. #define CONFIG_SYS_MAX_FLASH_BANKS (1)
  47. #define CONFIG_SYS_MAX_FLASH_SECT 256
  48. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  49. #define CONFIG_ENV_IS_IN_FLASH
  50. #define CONFIG_ENV_SECT_SIZE 0x40000
  51. #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
  52. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  53. /*
  54. * SuperH Clock setting
  55. */
  56. #define CONFIG_SYS_CLK_FREQ 60000000
  57. #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
  58. #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
  59. #define CONFIG_SYS_TMU_CLK_DIV 4
  60. #define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */
  61. /*
  62. * IDE support
  63. */
  64. #define CONFIG_IDE_RESET 1
  65. #define CONFIG_SYS_PIO_MODE 1
  66. #define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
  67. #define CONFIG_SYS_IDE_MAXDEVICE 1
  68. #define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
  69. #define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
  70. #define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
  71. #define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
  72. #define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
  73. #define CONFIG_IDE_SWAP_IO
  74. /*
  75. * SuperH PCI Bridge Configration
  76. */
  77. #define CONFIG_SH4_PCI
  78. #define CONFIG_SH7751_PCI
  79. #define CONFIG_PCI_SCAN_SHOW 1
  80. #define __mem_pci
  81. #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
  82. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  83. #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
  84. #define CONFIG_PCI_IO_BUS 0xFE240000 /* IO space base address */
  85. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  86. #define CONFIG_PCI_IO_SIZE 0x00040000 /* Size of IO window */
  87. #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
  88. #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
  89. #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
  90. #endif /* __CONFIG_H */