r0p7734.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Configuation settings for the Renesas Solutions r0p7734 board
  3. *
  4. * Copyright (C) 2010, 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __R0P7734_H
  9. #define __R0P7734_H
  10. #define CONFIG_CPU_SH7734 1
  11. #define CONFIG_R0P7734 1
  12. #define CONFIG_400MHZ_MODE 1
  13. /* #define CONFIG_533MHZ_MODE 1 */
  14. #define CONFIG_BOARD_LATE_INIT
  15. #define CONFIG_SYS_TEXT_BASE 0x8FFC0000
  16. #define CONFIG_CMD_SDRAM
  17. #define CONFIG_CMD_ENV
  18. #define CONFIG_BAUDRATE 115200
  19. #define CONFIG_BOOTARGS "console=ttySC3,115200"
  20. #define CONFIG_DISPLAY_BOARDINFO
  21. #undef CONFIG_SHOW_BOOT_PROGRESS
  22. /* Ether */
  23. #define CONFIG_SH_ETHER 1
  24. #define CONFIG_SH_ETHER_USE_PORT (0)
  25. #define CONFIG_SH_ETHER_PHY_ADDR (0x0)
  26. #define CONFIG_PHYLIB
  27. #define CONFIG_PHY_SMSC 1
  28. #define CONFIG_BITBANGMII
  29. #define CONFIG_BITBANGMII_MULTI
  30. #define CONFIG_SH_ETHER_SH7734_MII (0x00) /* MII */
  31. #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
  32. #ifndef CONFIG_SH_ETHER
  33. # define CONFIG_SMC911X
  34. # define CONFIG_SMC911X_16_BIT
  35. # define CONFIG_SMC911X_BASE (0x84000000)
  36. #endif
  37. /* I2C */
  38. #define CONFIG_SH_SH7734_I2C 1
  39. #define CONFIG_HARD_I2C 1
  40. #define CONFIG_I2C_MULTI_BUS 1
  41. #define CONFIG_SYS_MAX_I2C_BUS 2
  42. #define CONFIG_SYS_I2C_MODULE 0
  43. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  44. #define CONFIG_SYS_I2C_SLAVE 0x50
  45. #define CONFIG_SH_I2C_DATA_HIGH 4
  46. #define CONFIG_SH_I2C_DATA_LOW 5
  47. #define CONFIG_SH_I2C_CLOCK 500000000
  48. #define CONFIG_SH_I2C_BASE0 0xFFC70000
  49. #define CONFIG_SH_I2C_BASE1 0xFFC7100
  50. /* undef to save memory */
  51. #define CONFIG_SYS_LONGHELP
  52. /* Monitor Command Prompt */
  53. /* Buffer size for input from the Console */
  54. #define CONFIG_SYS_CBSIZE 256
  55. /* Buffer size for Console output */
  56. #define CONFIG_SYS_PBSIZE 256
  57. /* max args accepted for monitor commands */
  58. #define CONFIG_SYS_MAXARGS 16
  59. /* Buffer size for Boot Arguments passed to kernel */
  60. #define CONFIG_SYS_BARGSIZE 512
  61. /* List of legal baudrate settings for this board */
  62. #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
  63. /* SCIF */
  64. #define CONFIG_SCIF_CONSOLE 1
  65. #define CONFIG_SCIF 1
  66. #define CONFIG_CONS_SCIF3 1
  67. /* Suppress display of console information at boot */
  68. /* SDRAM */
  69. #define CONFIG_SYS_SDRAM_BASE (0x88000000)
  70. #define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
  71. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
  72. #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
  73. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 100 * 1024 * 1024)
  74. /* Enable alternate, more extensive, memory test */
  75. #undef CONFIG_SYS_ALT_MEMTEST
  76. /* Scratch address used by the alternate memory test */
  77. #undef CONFIG_SYS_MEMTEST_SCRATCH
  78. /* Enable temporary baudrate change while serial download */
  79. #undef CONFIG_SYS_LOADS_BAUD_CHANGE
  80. /* FLASH */
  81. #define CONFIG_FLASH_CFI_DRIVER 1
  82. #define CONFIG_SYS_FLASH_CFI
  83. #undef CONFIG_SYS_FLASH_QUIET_TEST
  84. #define CONFIG_SYS_FLASH_EMPTY_INFO
  85. #define CONFIG_SYS_FLASH_BASE (0xA0000000)
  86. #define CONFIG_SYS_MAX_FLASH_SECT 512
  87. /* if you use all NOR Flash , you change dip-switch. Please see Manual. */
  88. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  89. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  90. /* Timeout for Flash erase operations (in ms) */
  91. #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
  92. /* Timeout for Flash write operations (in ms) */
  93. #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
  94. /* Timeout for Flash set sector lock bit operations (in ms) */
  95. #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
  96. /* Timeout for Flash clear lock bit operations (in ms) */
  97. #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
  98. /*
  99. * Use hardware flash sectors protection instead
  100. * of U-Boot software protection
  101. */
  102. #undef CONFIG_SYS_FLASH_PROTECTION
  103. #undef CONFIG_SYS_DIRECT_FLASH_TFTP
  104. /* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
  105. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
  106. /* Monitor size */
  107. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  108. /* Size of DRAM reserved for malloc() use */
  109. #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
  110. #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
  111. /* ENV setting */
  112. #define CONFIG_ENV_IS_IN_FLASH
  113. #define CONFIG_ENV_OVERWRITE 1
  114. #define CONFIG_ENV_SECT_SIZE (128 * 1024)
  115. #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
  116. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
  117. /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
  118. #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
  119. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
  120. /* Board Clock */
  121. #if defined(CONFIG_400MHZ_MODE)
  122. #define CONFIG_SYS_CLK_FREQ 50000000
  123. #else
  124. #define CONFIG_SYS_CLK_FREQ 44444444
  125. #endif
  126. #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
  127. #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
  128. #define CONFIG_SYS_TMU_CLK_DIV 4
  129. #endif /* __R0P7734_H */