pm9g45.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * (C) Copyright 2010
  3. * Ilko Iliev <iliev@ronetix.at>
  4. * Asen Dimov <dimov@ronetix.at>
  5. * Ronetix GmbH <www.ronetix.at>
  6. *
  7. * (C) Copyright 2007-2008
  8. * Stelian Pop <stelian@popies.net>
  9. * Lead Tech Design <www.leadtechdesign.com>
  10. *
  11. * Configuation settings for the PM9G45 board.
  12. *
  13. * SPDX-License-Identifier: GPL-2.0+
  14. */
  15. #ifndef __CONFIG_H
  16. #define __CONFIG_H
  17. /*
  18. * SoC must be defined first, before hardware.h is included.
  19. * In this case SoC is defined in boards.cfg.
  20. */
  21. #include <asm/hardware.h>
  22. #define CONFIG_PM9G45 1 /* It's an Ronetix PM9G45 */
  23. #define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9G45"
  24. #define MACH_TYPE_PM9G45 2672
  25. #define CONFIG_MACH_TYPE MACH_TYPE_PM9G45
  26. /* ARM asynchronous clock */
  27. #define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
  28. #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
  29. #define CONFIG_SYS_TEXT_BASE 0x73f00000
  30. #define CONFIG_ARCH_CPU_INIT
  31. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  32. #define CONFIG_SETUP_MEMORY_TAGS 1
  33. #define CONFIG_INITRD_TAG 1
  34. #define CONFIG_SKIP_LOWLEVEL_INIT
  35. #define CONFIG_BOARD_EARLY_INIT_F
  36. /*
  37. * Hardware drivers
  38. */
  39. #define CONFIG_AT91_GPIO 1
  40. #define CONFIG_ATMEL_USART 1
  41. #define CONFIG_USART_BASE ATMEL_BASE_DBGU
  42. #define CONFIG_USART_ID ATMEL_ID_SYS
  43. #define CONFIG_SYS_USE_NANDFLASH 1
  44. /* LED */
  45. #define CONFIG_AT91_LED
  46. #define CONFIG_RED_LED GPIO_PIN_PD(31) /* this is the user1 led */
  47. #define CONFIG_GREEN_LED GPIO_PIN_PD(0) /* this is the user2 led */
  48. /*
  49. * BOOTP options
  50. */
  51. #define CONFIG_BOOTP_BOOTFILESIZE 1
  52. #define CONFIG_BOOTP_BOOTPATH 1
  53. #define CONFIG_BOOTP_GATEWAY 1
  54. #define CONFIG_BOOTP_HOSTNAME 1
  55. /*
  56. * Command line configuration.
  57. */
  58. #define CONFIG_CMD_NAND 1
  59. #define CONFIG_CMD_JFFS2 1
  60. #define CONFIG_JFFS2_CMDLINE 1
  61. #define CONFIG_JFFS2_NAND 1
  62. #define CONFIG_JFFS2_DEV "nand0" /* NAND dev jffs2 lives on */
  63. #define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
  64. #define CONFIG_JFFS2_PART_SIZE (256 * 1024 * 1024) /* partition */
  65. /* SDRAM */
  66. #define CONFIG_NR_DRAM_BANKS 1
  67. #define PHYS_SDRAM 0x70000000
  68. #define PHYS_SDRAM_SIZE 0x08000000 /* 128 megs */
  69. /* NOR flash, not available */
  70. #define CONFIG_SYS_NO_FLASH 1
  71. /* NAND flash */
  72. #ifdef CONFIG_CMD_NAND
  73. #define CONFIG_NAND_ATMEL
  74. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  75. #define CONFIG_SYS_NAND_BASE 0x40000000
  76. #define CONFIG_SYS_NAND_DBW_8 1
  77. /* our ALE is AD21 */
  78. #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
  79. /* our CLE is AD22 */
  80. #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
  81. #define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
  82. #define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PD(3)
  83. #endif
  84. /* Ethernet */
  85. #define CONFIG_MACB 1
  86. #define CONFIG_RMII 1
  87. #define CONFIG_NET_RETRY_COUNT 20
  88. #define CONFIG_RESET_PHY_R 1
  89. /* USB */
  90. #define CONFIG_USB_ATMEL
  91. #define CONFIG_USB_ATMEL_CLK_SEL_UPLL
  92. #define CONFIG_USB_OHCI_NEW 1
  93. #define CONFIG_DOS_PARTITION 1
  94. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  95. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00700000 /* _UHP_OHCI_BASE */
  96. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9g45"
  97. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  98. /* board specific(not enough SRAM) */
  99. #define CONFIG_AT91SAM9G45_LCD_BASE PHYS_SDRAM + 0xE00000
  100. #define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM + 0x2000000 /* load addr */
  101. #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
  102. #define CONFIG_SYS_MEMTEST_END CONFIG_AT91SAM9G45_LCD_BASE
  103. /* bootstrap + u-boot + env + linux in nandflash */
  104. #define CONFIG_ENV_IS_IN_NAND 1
  105. #define CONFIG_ENV_OFFSET 0x60000
  106. #define CONFIG_ENV_OFFSET_REDUND 0x80000
  107. #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
  108. #define CONFIG_BOOTCOMMAND "nand read 0x72000000 0x200000 0x200000; bootm"
  109. #define CONFIG_BOOTARGS "fbcon=rotate:3 console=tty0 " \
  110. "console=ttyS0,115200 " \
  111. "root=/dev/mtdblock4 " \
  112. "mtdparts=atmel_nand:128k(bootstrap)ro," \
  113. "256k(uboot)ro,1664k(env)," \
  114. "2M(linux)ro,-(root) rw " \
  115. "rootfstype=jffs2"
  116. #define CONFIG_BAUDRATE 115200
  117. #define CONFIG_SYS_CBSIZE 256
  118. #define CONFIG_SYS_MAXARGS 16
  119. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  120. sizeof(CONFIG_SYS_PROMPT) + 16)
  121. #define CONFIG_SYS_LONGHELP 1
  122. #define CONFIG_CMDLINE_EDITING 1
  123. #define CONFIG_AUTO_COMPLETE
  124. /*
  125. * Size of malloc() pool
  126. */
  127. #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024,\
  128. 0x1000)
  129. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
  130. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
  131. GENERATED_GBL_DATA_SIZE)
  132. #endif