omapl138_lcdk.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * Based on davinci_dvevm.h. Original Copyrights follow:
  5. *
  6. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * Board
  14. */
  15. #define CONFIG_DRIVER_TI_EMAC
  16. #undef CONFIG_USE_SPIFLASH
  17. #undef CONFIG_SYS_USE_NOR
  18. #define CONFIG_USE_NAND
  19. /*
  20. * SoC Configuration
  21. */
  22. #define CONFIG_MACH_OMAPL138_LCDK
  23. #define CONFIG_ARM926EJS /* arm926ejs CPU core */
  24. #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
  25. #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
  26. #define CONFIG_SYS_OSCIN_FREQ 24000000
  27. #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
  28. #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
  29. #define CONFIG_SYS_HZ 1000
  30. #define CONFIG_SKIP_LOWLEVEL_INIT
  31. #define CONFIG_SYS_TEXT_BASE 0xc1080000
  32. /*
  33. * Memory Info
  34. */
  35. #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
  36. #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
  37. #define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
  38. #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
  39. /* memtest start addr */
  40. #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
  41. /* memtest will be run on 16MB */
  42. #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
  43. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  44. #define CONFIG_STACKSIZE (256*1024) /* regular stack */
  45. #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
  46. DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
  47. DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
  48. DAVINCI_SYSCFG_SUSPSRC_UART2 | \
  49. DAVINCI_SYSCFG_SUSPSRC_EMAC | \
  50. DAVINCI_SYSCFG_SUSPSRC_I2C)
  51. /*
  52. * PLL configuration
  53. */
  54. #define CONFIG_SYS_DV_CLKMODE 0
  55. #define CONFIG_SYS_DA850_PLL0_POSTDIV 1
  56. #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
  57. #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
  58. #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
  59. #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
  60. #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
  61. #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
  62. #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
  63. #define CONFIG_SYS_DA850_PLL1_POSTDIV 1
  64. #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
  65. #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
  66. #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8003
  67. #define CONFIG_SYS_DA850_PLL0_PLLM 37
  68. #define CONFIG_SYS_DA850_PLL1_PLLM 21
  69. /*
  70. * DDR2 memory configuration
  71. */
  72. #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
  73. DV_DDR_PHY_EXT_STRBEN | \
  74. (0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
  75. #define CONFIG_SYS_DA850_DDR2_SDBCR ( \
  76. (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
  77. (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
  78. (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
  79. (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
  80. (4 << DV_DDR_SDCR_CL_SHIFT) | \
  81. (3 << DV_DDR_SDCR_IBANK_SHIFT) | \
  82. (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
  83. /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
  84. #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
  85. #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
  86. (19 << DV_DDR_SDTMR1_RFC_SHIFT) | \
  87. (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
  88. (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
  89. (2 << DV_DDR_SDTMR1_WR_SHIFT) | \
  90. (6 << DV_DDR_SDTMR1_RAS_SHIFT) | \
  91. (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
  92. (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
  93. (1 << DV_DDR_SDTMR1_WTR_SHIFT))
  94. #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
  95. (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
  96. (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
  97. (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
  98. (20 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
  99. (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
  100. (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \
  101. (2 << DV_DDR_SDTMR2_CKE_SHIFT))
  102. #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000492
  103. #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
  104. /*
  105. * Serial Driver info
  106. */
  107. #define CONFIG_SYS_NS16550_SERIAL
  108. #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
  109. #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
  110. #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
  111. #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
  112. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  113. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  114. #define CONFIG_SPI
  115. #define CONFIG_DAVINCI_SPI
  116. #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
  117. #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
  118. #define CONFIG_SF_DEFAULT_SPEED 30000000
  119. #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
  120. #ifdef CONFIG_USE_SPIFLASH
  121. #define CONFIG_SPL_SPI_LOAD
  122. #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
  123. #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000
  124. #endif
  125. /*
  126. * I2C Configuration
  127. */
  128. #define CONFIG_SYS_I2C
  129. #define CONFIG_SYS_I2C_DAVINCI
  130. #define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
  131. #define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
  132. #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
  133. /*
  134. * Flash & Environment
  135. */
  136. #ifdef CONFIG_USE_NAND
  137. #undef CONFIG_ENV_IS_IN_FLASH
  138. #define CONFIG_NAND_DAVINCI
  139. #define CONFIG_SYS_NO_FLASH
  140. #define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
  141. #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
  142. #define CONFIG_ENV_SIZE (128 << 9)
  143. #define CONFIG_SYS_NAND_USE_FLASH_BBT
  144. #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
  145. #define CONFIG_SYS_NAND_PAGE_2K
  146. #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
  147. #define CONFIG_SYS_NAND_CS 3
  148. #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
  149. #define CONFIG_SYS_NAND_MASK_CLE 0x10
  150. #define CONFIG_SYS_NAND_MASK_ALE 0x8
  151. #undef CONFIG_SYS_NAND_HW_ECC
  152. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  153. #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
  154. #define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
  155. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  156. #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
  157. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
  158. #define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
  159. #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
  160. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
  161. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
  162. CONFIG_SYS_NAND_U_BOOT_SIZE - \
  163. CONFIG_SYS_MALLOC_LEN - \
  164. GENERATED_GBL_DATA_SIZE)
  165. #define CONFIG_SYS_NAND_ECCPOS { \
  166. 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
  167. 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
  168. 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
  169. 54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
  170. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  171. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  172. #define CONFIG_SYS_NAND_ECCSIZE 512
  173. #define CONFIG_SYS_NAND_ECCBYTES 10
  174. #define CONFIG_SYS_NAND_OOBSIZE 64
  175. #define CONFIG_SPL_NAND_BASE
  176. #define CONFIG_SPL_NAND_DRIVERS
  177. #define CONFIG_SPL_NAND_ECC
  178. #define CONFIG_SPL_NAND_SIMPLE
  179. #define CONFIG_SPL_NAND_LOAD
  180. #endif
  181. #ifdef CONFIG_SYS_USE_NOR
  182. #define CONFIG_ENV_IS_IN_FLASH
  183. #undef CONFIG_SYS_NO_FLASH
  184. #define CONFIG_FLASH_CFI_DRIVER
  185. #define CONFIG_SYS_FLASH_CFI
  186. #define CONFIG_SYS_FLASH_PROTECTION
  187. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
  188. #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
  189. #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
  190. #define CONFIG_ENV_SIZE (128 << 10)
  191. #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
  192. #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
  193. #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
  194. + 3)
  195. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
  196. #endif
  197. #ifdef CONFIG_USE_SPIFLASH
  198. #undef CONFIG_ENV_IS_IN_FLASH
  199. #undef CONFIG_ENV_IS_IN_NAND
  200. #define CONFIG_ENV_IS_IN_SPI_FLASH
  201. #define CONFIG_ENV_SIZE (64 << 10)
  202. #define CONFIG_ENV_OFFSET (256 << 10)
  203. #define CONFIG_ENV_SECT_SIZE (64 << 10)
  204. #define CONFIG_SYS_NO_FLASH
  205. #endif
  206. /*
  207. * Network & Ethernet Configuration
  208. */
  209. #ifdef CONFIG_DRIVER_TI_EMAC
  210. #define CONFIG_EMAC_MDIO_PHY_NUM 7
  211. #define CONFIG_MII
  212. #undef CONFIG_DRIVER_TI_EMAC_USE_RMII
  213. #define CONFIG_BOOTP_DEFAULT
  214. #define CONFIG_BOOTP_DNS
  215. #define CONFIG_BOOTP_DNS2
  216. #define CONFIG_BOOTP_SEND_HOSTNAME
  217. #define CONFIG_NET_RETRY_COUNT 10
  218. #endif
  219. /*
  220. * U-Boot general configuration
  221. */
  222. #define CONFIG_MISC_INIT_R
  223. #define CONFIG_BOARD_EARLY_INIT_F
  224. #define CONFIG_BOOTFILE "zImage" /* Boot file name */
  225. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  226. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  227. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  228. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
  229. #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
  230. #define CONFIG_AUTO_COMPLETE
  231. #define CONFIG_CMDLINE_EDITING
  232. #define CONFIG_SYS_LONGHELP
  233. #define CONFIG_CRC32_VERIFY
  234. #define CONFIG_MX_CYCLIC
  235. /*
  236. * Linux Information
  237. */
  238. #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
  239. #define CONFIG_CMDLINE_TAG
  240. #define CONFIG_REVISION_TAG
  241. #define CONFIG_SETUP_MEMORY_TAGS
  242. #define CONFIG_BOOTCOMMAND \
  243. "run envboot; " \
  244. "run mmcboot; "
  245. #define DEFAULT_LINUX_BOOT_ENV \
  246. "loadaddr=0xc0700000\0" \
  247. "fdtaddr=0xc0600000\0" \
  248. "scriptaddr=0xc0600000\0"
  249. #include <environment/ti/mmc.h>
  250. #define CONFIG_EXTRA_ENV_SETTINGS \
  251. DEFAULT_LINUX_BOOT_ENV \
  252. DEFAULT_MMC_TI_ARGS \
  253. "bootpart=0:2\0" \
  254. "bootdir=/boot\0" \
  255. "bootfile=zImage\0" \
  256. "fdtfile=da850-lcdk.dtb\0" \
  257. "boot_fdt=yes\0" \
  258. "boot_fit=0\0" \
  259. "console=ttyS2,115200n8\0"
  260. /*
  261. * U-Boot commands
  262. */
  263. #define CONFIG_CMD_ENV
  264. #define CONFIG_CMD_DIAG
  265. #define CONFIG_CMD_SAVES
  266. #ifdef CONFIG_CMD_BDI
  267. #define CONFIG_CLOCKS
  268. #endif
  269. #ifndef CONFIG_DRIVER_TI_EMAC
  270. #endif
  271. #ifdef CONFIG_USE_NAND
  272. #define CONFIG_CMD_NAND
  273. #define CONFIG_CMD_MTDPARTS
  274. #define CONFIG_MTD_DEVICE
  275. #define CONFIG_MTD_PARTITIONS
  276. #define CONFIG_LZO
  277. #define CONFIG_RBTREE
  278. #define CONFIG_CMD_UBIFS
  279. #endif
  280. #ifdef CONFIG_CMD_FAT
  281. #define CONFIG_FAT_WRITE
  282. #endif
  283. #if !defined(CONFIG_USE_NAND) && \
  284. !defined(CONFIG_SYS_USE_NOR) && \
  285. !defined(CONFIG_USE_SPIFLASH)
  286. #define CONFIG_ENV_IS_NOWHERE
  287. #define CONFIG_SYS_NO_FLASH
  288. #define CONFIG_ENV_SIZE (16 << 10)
  289. #undef CONFIG_CMD_ENV
  290. #endif
  291. /* SD/MMC */
  292. #define CONFIG_GENERIC_MMC
  293. #define CONFIG_DAVINCI_MMC
  294. #ifdef CONFIG_MMC
  295. #define CONFIG_DOS_PARTITION
  296. #define CONFIG_PARTITION_UUIDS
  297. #define CONFIG_CMD_PART
  298. #undef CONFIG_ENV_IS_IN_MMC
  299. #endif
  300. #ifdef CONFIG_ENV_IS_IN_MMC
  301. #undef CONFIG_ENV_SIZE
  302. #undef CONFIG_ENV_OFFSET
  303. #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
  304. #define CONFIG_ENV_OFFSET (51 << 9) /* Sector 51 */
  305. #undef CONFIG_ENV_IS_IN_FLASH
  306. #undef CONFIG_ENV_IS_IN_NAND
  307. #undef CONFIG_ENV_IS_IN_SPI_FLASH
  308. #endif
  309. #ifndef CONFIG_DIRECT_NOR_BOOT
  310. /* defines for SPL */
  311. #define CONFIG_SPL_FRAMEWORK
  312. #define CONFIG_SPL_BOARD_INIT
  313. #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
  314. CONFIG_SYS_MALLOC_LEN)
  315. #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
  316. #define CONFIG_SPL_LDSCRIPT "board/$(BOARDDIR)/u-boot-spl-da850evm.lds"
  317. #define CONFIG_SPL_STACK 0x8001ff00
  318. #define CONFIG_SPL_TEXT_BASE 0x80000000
  319. #define CONFIG_SPL_MAX_FOOTPRINT 32768
  320. #define CONFIG_SPL_PAD_TO 32768
  321. #endif
  322. /* additions for new relocation code, must added to all boards */
  323. #define CONFIG_SYS_SDRAM_BASE 0xc0000000
  324. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
  325. GENERATED_GBL_DATA_SIZE)
  326. #endif /* __CONFIG_H */