mx35pdk.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * (C) Copyright 2010, Stefano Babic <sbabic@denx.de>
  3. *
  4. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  5. *
  6. * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
  7. *
  8. * Configuration for the MX35pdk Freescale board.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #ifndef __CONFIG_H
  13. #define __CONFIG_H
  14. #include <asm/arch/imx-regs.h>
  15. /* High Level Configuration Options */
  16. #define CONFIG_MX35
  17. #define CONFIG_SYS_FSL_CLK
  18. /* Set TEXT at the beginning of the NOR flash */
  19. #define CONFIG_SYS_TEXT_BASE 0xA0000000
  20. #define CONFIG_BOARD_EARLY_INIT_F
  21. #define CONFIG_BOARD_LATE_INIT
  22. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  23. #define CONFIG_REVISION_TAG
  24. #define CONFIG_SETUP_MEMORY_TAGS
  25. #define CONFIG_INITRD_TAG
  26. /*
  27. * Size of malloc() pool
  28. */
  29. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
  30. /*
  31. * Hardware drivers
  32. */
  33. #define CONFIG_SYS_I2C
  34. #define CONFIG_SYS_I2C_MXC
  35. #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
  36. #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
  37. #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
  38. #define CONFIG_MXC_SPI
  39. #define CONFIG_MXC_GPIO
  40. /*
  41. * PMIC Configs
  42. */
  43. #define CONFIG_POWER
  44. #define CONFIG_POWER_I2C
  45. #define CONFIG_POWER_FSL
  46. #define CONFIG_POWER_FSL_MC13892
  47. #define CONFIG_SYS_FSL_PMIC_I2C_ADDR 0x08
  48. #define CONFIG_RTC_MC13XXX
  49. /*
  50. * MFD MC9SDZ60
  51. */
  52. #define CONFIG_FSL_MC9SDZ60
  53. #define CONFIG_SYS_FSL_MC9SDZ60_I2C_ADDR 0x69
  54. /*
  55. * UART (console)
  56. */
  57. #define CONFIG_MXC_UART
  58. #define CONFIG_MXC_UART_BASE UART1_BASE
  59. /* allow to overwrite serial and ethaddr */
  60. #define CONFIG_ENV_OVERWRITE
  61. #define CONFIG_CONS_INDEX 1
  62. #define CONFIG_BAUDRATE 115200
  63. /*
  64. * Command definition
  65. */
  66. #define CONFIG_BOOTP_SUBNETMASK
  67. #define CONFIG_BOOTP_GATEWAY
  68. #define CONFIG_BOOTP_DNS
  69. #define CONFIG_CMD_NAND
  70. #define CONFIG_NET_RETRY_COUNT 100
  71. #define CONFIG_CMD_DATE
  72. #define CONFIG_DOS_PARTITION
  73. #define CONFIG_EFI_PARTITION
  74. #define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
  75. /*
  76. * Ethernet on the debug board (SMC911)
  77. */
  78. #define CONFIG_SMC911X
  79. #define CONFIG_SMC911X_16_BIT 1
  80. #define CONFIG_SMC911X_BASE CS5_BASE_ADDR
  81. #define CONFIG_HAS_ETH1
  82. #define CONFIG_ETHPRIME
  83. /*
  84. * Ethernet on SOC (FEC)
  85. */
  86. #define CONFIG_FEC_MXC
  87. #define IMX_FEC_BASE FEC_BASE_ADDR
  88. #define CONFIG_FEC_MXC_PHYADDR 0x1F
  89. #define CONFIG_MII
  90. #define CONFIG_ARP_TIMEOUT 200UL
  91. /*
  92. * Miscellaneous configurable options
  93. */
  94. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  95. #define CONFIG_CMDLINE_EDITING
  96. #define CONFIG_AUTO_COMPLETE
  97. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  98. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  99. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  100. #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
  101. #define CONFIG_SYS_MEMTEST_END 0x10000
  102. #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
  103. /*
  104. * Physical Memory Map
  105. */
  106. #define CONFIG_NR_DRAM_BANKS 2
  107. #define PHYS_SDRAM_1 CSD0_BASE_ADDR
  108. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  109. #define PHYS_SDRAM_2 CSD1_BASE_ADDR
  110. #define PHYS_SDRAM_2_SIZE (128 * 1024 * 1024)
  111. #define CONFIG_SYS_SDRAM_BASE CSD0_BASE_ADDR
  112. #define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR + 0x10000)
  113. #define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE / 2)
  114. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  115. GENERATED_GBL_DATA_SIZE)
  116. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  117. CONFIG_SYS_GBL_DATA_OFFSET)
  118. /*
  119. * MTD Command for mtdparts
  120. */
  121. #define CONFIG_CMD_MTDPARTS
  122. #define CONFIG_MTD_DEVICE
  123. #define CONFIG_FLASH_CFI_MTD
  124. #define CONFIG_MTD_PARTITIONS
  125. #define MTDIDS_DEFAULT "nand0=mxc_nand,nor0=physmap-flash.0"
  126. #define MTDPARTS_DEFAULT "mtdparts=mxc_nand:1m(boot),5m(linux)," \
  127. "96m(root),8m(cfg),1938m(user);" \
  128. "physmap-flash.0:512k(b),4m(k),30m(u),28m(r)"
  129. /*
  130. * FLASH and environment organization
  131. */
  132. #define CONFIG_SYS_FLASH_BASE CS0_BASE_ADDR
  133. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  134. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  135. /* Monitor at beginning of flash */
  136. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  137. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  138. #define CONFIG_ENV_SECT_SIZE (128 * 1024)
  139. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  140. /* Address and size of Redundant Environment Sector */
  141. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
  142. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  143. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
  144. CONFIG_SYS_MONITOR_LEN)
  145. #define CONFIG_ENV_IS_IN_FLASH
  146. #if defined(CONFIG_FSL_ENV_IN_NAND)
  147. #define CONFIG_ENV_IS_IN_NAND
  148. #define CONFIG_ENV_OFFSET (1024 * 1024)
  149. #endif
  150. /*
  151. * CFI FLASH driver setup
  152. */
  153. #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
  154. #define CONFIG_FLASH_CFI_DRIVER
  155. /* A non-standard buffered write algorithm */
  156. #define CONFIG_FLASH_SPANSION_S29WS_N
  157. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* faster */
  158. #define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
  159. /*
  160. * NAND FLASH driver setup
  161. */
  162. #define CONFIG_NAND_MXC
  163. #define CONFIG_MXC_NAND_REGS_BASE (NFC_BASE_ADDR)
  164. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  165. #define CONFIG_SYS_NAND_BASE (NFC_BASE_ADDR)
  166. #define CONFIG_MXC_NAND_HWECC
  167. #define CONFIG_SYS_NAND_LARGEPAGE
  168. /* EHCI driver */
  169. #define CONFIG_USB_EHCI
  170. #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 1
  171. #define CONFIG_EHCI_IS_TDI
  172. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  173. #define CONFIG_USB_EHCI_MXC
  174. #define CONFIG_MXC_USB_PORT 0
  175. #define CONFIG_MXC_USB_FLAGS (MXC_EHCI_INTERFACE_DIFF_UNI | \
  176. MXC_EHCI_POWER_PINS_ENABLED | \
  177. MXC_EHCI_OC_PIN_ACTIVE_LOW)
  178. #define CONFIG_MXC_USB_PORTSC (MXC_EHCI_UTMI_16BIT | MXC_EHCI_MODE_UTMI)
  179. /* mmc driver */
  180. #define CONFIG_GENERIC_MMC
  181. #define CONFIG_FSL_ESDHC
  182. #define CONFIG_SYS_FSL_ESDHC_ADDR 0
  183. #define CONFIG_SYS_FSL_ESDHC_NUM 1
  184. /*
  185. * Default environment and default scripts
  186. * to update uboot and load kernel
  187. */
  188. #define CONFIG_HOSTNAME "mx35pdk"
  189. #define CONFIG_EXTRA_ENV_SETTINGS \
  190. "netdev=eth1\0" \
  191. "ethprime=smc911x\0" \
  192. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  193. "nfsroot=${serverip}:${rootpath}\0" \
  194. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  195. "addip_sta=setenv bootargs ${bootargs} " \
  196. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  197. ":${hostname}:${netdev}:off panic=1\0" \
  198. "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
  199. "addip=if test -n ${ipdyn};then run addip_dyn;" \
  200. "else run addip_sta;fi\0" \
  201. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  202. "addtty=setenv bootargs ${bootargs}" \
  203. " console=ttymxc0,${baudrate}\0" \
  204. "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
  205. "loadaddr=80800000\0" \
  206. "kernel_addr_r=80800000\0" \
  207. "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
  208. "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
  209. "ramdisk_file=" __stringify(CONFIG_HOSTNAME) "/uRamdisk\0" \
  210. "flash_self=run ramargs addip addtty addmtd addmisc;" \
  211. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  212. "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
  213. "bootm ${kernel_addr}\0" \
  214. "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
  215. "run nfsargs addip addtty addmtd addmisc;" \
  216. "bootm ${kernel_addr_r}\0" \
  217. "net_self_load=tftp ${kernel_addr_r} ${bootfile};" \
  218. "tftp ${ramdisk_addr_r} ${ramdisk_file};\0" \
  219. "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.bin\0" \
  220. "load=tftp ${loadaddr} ${u-boot}\0" \
  221. "uboot_addr=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
  222. "update=protect off ${uboot_addr} +80000;" \
  223. "erase ${uboot_addr} +80000;" \
  224. "cp.b ${loadaddr} ${uboot_addr} ${filesize}\0" \
  225. "upd=if run load;then echo Updating u-boot;if run update;" \
  226. "then echo U-Boot updated;" \
  227. "else echo Error updating u-boot !;" \
  228. "echo Board without bootloader !!;" \
  229. "fi;" \
  230. "else echo U-Boot not downloaded..exiting;fi\0" \
  231. "bootcmd=run net_nfs\0"
  232. #endif /* __CONFIG_H */