mx31pdk.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
  3. *
  4. * (C) Copyright 2004
  5. * Texas Instruments.
  6. * Richard Woodruff <r-woodruff2@ti.com>
  7. * Kshitij Gupta <kshitij@ti.com>
  8. *
  9. * Configuration settings for the Freescale i.MX31 PDK board.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #ifndef __CONFIG_H
  14. #define __CONFIG_H
  15. #include <asm/arch/imx-regs.h>
  16. /* High Level Configuration Options */
  17. #define CONFIG_MX31 /* This is a mx31 */
  18. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  19. #define CONFIG_SETUP_MEMORY_TAGS
  20. #define CONFIG_INITRD_TAG
  21. #define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
  22. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  23. #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
  24. #define CONFIG_SPL_MAX_SIZE 2048
  25. #define CONFIG_SPL_TEXT_BASE 0x87dc0000
  26. #define CONFIG_SYS_TEXT_BASE 0x87e00000
  27. #ifndef CONFIG_SPL_BUILD
  28. #define CONFIG_SKIP_LOWLEVEL_INIT
  29. #endif
  30. /*
  31. * Size of malloc() pool
  32. */
  33. #define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
  34. /*
  35. * Hardware drivers
  36. */
  37. #define CONFIG_MXC_UART
  38. #define CONFIG_MXC_UART_BASE UART1_BASE
  39. #define CONFIG_MXC_GPIO
  40. #define CONFIG_HARD_SPI
  41. #define CONFIG_MXC_SPI
  42. #define CONFIG_DEFAULT_SPI_BUS 1
  43. #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  44. /* PMIC Controller */
  45. #define CONFIG_POWER
  46. #define CONFIG_POWER_SPI
  47. #define CONFIG_POWER_FSL
  48. #define CONFIG_FSL_PMIC_BUS 1
  49. #define CONFIG_FSL_PMIC_CS 2
  50. #define CONFIG_FSL_PMIC_CLK 1000000
  51. #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  52. #define CONFIG_FSL_PMIC_BITLEN 32
  53. #define CONFIG_RTC_MC13XXX
  54. /* allow to overwrite serial and ethaddr */
  55. #define CONFIG_ENV_OVERWRITE
  56. #define CONFIG_CONS_INDEX 1
  57. #define CONFIG_BAUDRATE 115200
  58. /***********************************************************
  59. * Command definition
  60. ***********************************************************/
  61. #define CONFIG_CMD_DATE
  62. #define CONFIG_CMD_NAND
  63. #define CONFIG_BOARD_LATE_INIT
  64. #define CONFIG_EXTRA_ENV_SETTINGS \
  65. "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
  66. "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
  67. "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
  68. "bootcmd=run bootcmd_net\0" \
  69. "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
  70. "tftpboot 0x81000000 uImage-mx31; bootm\0" \
  71. "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; " \
  72. "nand erase 0x0 0x40000; " \
  73. "nand write 0x81000000 0x0 0x40000\0"
  74. #define CONFIG_SMC911X
  75. #define CONFIG_SMC911X_BASE 0xB6000000
  76. #define CONFIG_SMC911X_32_BIT
  77. /*
  78. * Miscellaneous configurable options
  79. */
  80. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  81. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  82. /* max number of command args */
  83. #define CONFIG_SYS_MAXARGS 16
  84. /* Boot Argument Buffer Size */
  85. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  86. /* memtest works on */
  87. #define CONFIG_SYS_MEMTEST_START 0x80000000
  88. #define CONFIG_SYS_MEMTEST_END 0x80010000
  89. /* default load address */
  90. #define CONFIG_SYS_LOAD_ADDR 0x81000000
  91. #define CONFIG_CMDLINE_EDITING
  92. /*-----------------------------------------------------------------------
  93. * Physical Memory Map
  94. */
  95. #define CONFIG_NR_DRAM_BANKS 1
  96. #define PHYS_SDRAM_1 CSD0_BASE
  97. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  98. #define CONFIG_BOARD_EARLY_INIT_F
  99. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  100. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  101. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  102. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  103. GENERATED_GBL_DATA_SIZE)
  104. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  105. CONFIG_SYS_INIT_RAM_SIZE)
  106. /*-----------------------------------------------------------------------
  107. * FLASH and environment organization
  108. */
  109. /* No NOR flash present */
  110. #define CONFIG_SYS_NO_FLASH
  111. #define CONFIG_ENV_IS_IN_NAND
  112. #define CONFIG_ENV_OFFSET 0x40000
  113. #define CONFIG_ENV_OFFSET_REDUND 0x60000
  114. #define CONFIG_ENV_SIZE (128 * 1024)
  115. /*
  116. * NAND driver
  117. */
  118. #define CONFIG_NAND_MXC
  119. #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
  120. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  121. #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
  122. #define CONFIG_MXC_NAND_HWECC
  123. #define CONFIG_SYS_NAND_LARGEPAGE
  124. /* NAND configuration for the NAND_SPL */
  125. /* Start copying real U-Boot from the second page */
  126. #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
  127. #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x3f800
  128. /* Load U-Boot to this address */
  129. #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
  130. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
  131. #define CONFIG_SYS_NAND_PAGE_SIZE 0x800
  132. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  133. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  134. #define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
  135. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  136. /* Configuration of lowlevel_init.S (clocks and SDRAM) */
  137. #define CCM_CCMR_SETUP 0x074B0BF5
  138. #define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
  139. PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \
  140. PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \
  141. PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
  142. #define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
  143. PLL_MFN(12))
  144. #define ESDMISC_MDDR_SETUP 0x00000004
  145. #define ESDMISC_MDDR_RESET_DL 0x0000000c
  146. #define ESDCFG0_MDDR_SETUP 0x006ac73a
  147. #define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
  148. #define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
  149. ESDCTL_DSIZ(2) | ESDCTL_BL(1))
  150. #define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
  151. #define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
  152. #define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
  153. #define ESDCTL_RW ESDCTL_SETTINGS
  154. #endif /* __CONFIG_H */