mx31ads.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * Configuration settings for the MX31ADS Freescale board.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __CONFIG_H
  9. #define __CONFIG_H
  10. #include <asm/arch/imx-regs.h>
  11. /* High Level Configuration Options */
  12. #define CONFIG_MX31 1 /* This is a mx31 */
  13. #define CONFIG_SYS_TEXT_BASE 0xA0000000
  14. #define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS
  15. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  16. #define CONFIG_SETUP_MEMORY_TAGS 1
  17. #define CONFIG_INITRD_TAG 1
  18. /*
  19. * Size of malloc() pool
  20. */
  21. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
  22. /*
  23. * Hardware drivers
  24. */
  25. #define CONFIG_MXC_UART
  26. #define CONFIG_MXC_UART_BASE UART1_BASE
  27. #define CONFIG_HARD_SPI 1
  28. #define CONFIG_MXC_SPI 1
  29. #define CONFIG_DEFAULT_SPI_BUS 1
  30. #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  31. #define CONFIG_MXC_GPIO
  32. /* PMIC Controller */
  33. #define CONFIG_POWER
  34. #define CONFIG_POWER_SPI
  35. #define CONFIG_POWER_FSL
  36. #define CONFIG_FSL_PMIC_BUS 1
  37. #define CONFIG_FSL_PMIC_CS 0
  38. #define CONFIG_FSL_PMIC_CLK 1000000
  39. #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  40. #define CONFIG_FSL_PMIC_BITLEN 32
  41. #define CONFIG_RTC_MC13XXX
  42. /* allow to overwrite serial and ethaddr */
  43. #define CONFIG_ENV_OVERWRITE
  44. #define CONFIG_CONS_INDEX 1
  45. #define CONFIG_BAUDRATE 115200
  46. /***********************************************************
  47. * Command definition
  48. ***********************************************************/
  49. #define CONFIG_CMD_DATE
  50. #define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
  51. #define CONFIG_EXTRA_ENV_SETTINGS \
  52. "netdev=eth0\0" \
  53. "uboot_addr=0xa0000000\0" \
  54. "uboot=mx31ads/u-boot.bin\0" \
  55. "kernel=mx31ads/uImage\0" \
  56. "nfsroot=/opt/eldk/arm\0" \
  57. "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
  58. "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \
  59. "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
  60. "bootcmd=run bootcmd_net\0" \
  61. "bootcmd_net=run bootargs_base bootargs_nfs; " \
  62. "tftpboot ${loadaddr} ${kernel}; bootm\0" \
  63. "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \
  64. "protect off ${uboot_addr} 0xa003ffff; " \
  65. "erase ${uboot_addr} 0xa003ffff; " \
  66. "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \
  67. "setenv filesize; saveenv\0"
  68. #define CONFIG_CS8900
  69. #define CONFIG_CS8900_BASE 0xb4020300
  70. #define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */
  71. /*
  72. * The MX31ADS board seems to have a hardware "peculiarity" confirmed under
  73. * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
  74. * controller inverted. The controller is capable of detecting and correcting
  75. * this, but it needs 4 network packets for that. Which means, at startup, you
  76. * will not receive answers to the first 4 packest, unless there have been some
  77. * broadcasts on the network, or your board is on a hub. Reducing the ARP
  78. * timeout from default 5 seconds to 200ms we speed up the initial TFTP
  79. * transfer, should the user wish one, significantly.
  80. */
  81. #define CONFIG_ARP_TIMEOUT 200UL
  82. /*
  83. * Miscellaneous configurable options
  84. */
  85. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  86. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  87. /* Print Buffer Size */
  88. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  89. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  90. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  91. #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
  92. #define CONFIG_SYS_MEMTEST_END 0x10000
  93. #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
  94. #define CONFIG_CMDLINE_EDITING 1
  95. /*-----------------------------------------------------------------------
  96. * Physical Memory Map
  97. */
  98. #define CONFIG_NR_DRAM_BANKS 1
  99. #define PHYS_SDRAM_1 CSD0_BASE
  100. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  101. #define CONFIG_BOARD_EARLY_INIT_F
  102. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  103. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  104. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  105. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  106. GENERATED_GBL_DATA_SIZE)
  107. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  108. CONFIG_SYS_GBL_DATA_OFFSET)
  109. /*-----------------------------------------------------------------------
  110. * FLASH and environment organization
  111. */
  112. #define CONFIG_SYS_FLASH_BASE CS0_BASE
  113. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  114. #define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */
  115. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
  116. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */
  117. #define CONFIG_ENV_IS_IN_FLASH 1
  118. #define CONFIG_ENV_SECT_SIZE (128 * 1024)
  119. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  120. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  121. /* Address and size of Redundant Environment Sector */
  122. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
  123. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  124. /*-----------------------------------------------------------------------
  125. * CFI FLASH driver setup
  126. */
  127. #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
  128. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
  129. #define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */
  130. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
  131. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
  132. /*
  133. * JFFS2 partitions
  134. */
  135. #undef CONFIG_CMD_MTDPARTS
  136. #define CONFIG_JFFS2_DEV "nor0"
  137. #endif /* __CONFIG_H */