mpc8308_p1m.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. /*
  2. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
  4. *
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __CONFIG_H
  9. #define __CONFIG_H
  10. /*
  11. * High Level Configuration Options
  12. */
  13. #define CONFIG_E300 1 /* E300 family */
  14. #define CONFIG_MPC830x 1 /* MPC830x family */
  15. #define CONFIG_MPC8308 1 /* MPC8308 CPU specific */
  16. #define CONFIG_MPC8308_P1M 1 /* mpc8308_p1m board specific */
  17. #ifndef CONFIG_SYS_TEXT_BASE
  18. #define CONFIG_SYS_TEXT_BASE 0xFC000000
  19. #endif
  20. /*
  21. * On-board devices
  22. *
  23. * TSECs
  24. */
  25. #define CONFIG_TSEC1
  26. #define CONFIG_TSEC2
  27. /*
  28. * System Clock Setup
  29. */
  30. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  31. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  32. /*
  33. * Hardware Reset Configuration Word
  34. * if CLKIN is 66.66MHz, then
  35. * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
  36. * We choose the A type silicon as default, so the core is 400Mhz.
  37. */
  38. #define CONFIG_SYS_HRCW_LOW (\
  39. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  40. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  41. HRCWL_SVCOD_DIV_2 |\
  42. HRCWL_CSB_TO_CLKIN_4X1 |\
  43. HRCWL_CORE_TO_CSB_3X1)
  44. /*
  45. * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
  46. * in 8308's HRCWH according to the manual, but original Freescale's
  47. * code has them and I've expirienced some problems using the board
  48. * with BDI3000 attached when I've tried to set these bits to zero
  49. * (UART doesn't work after the 'reset run' command).
  50. */
  51. #define CONFIG_SYS_HRCW_HIGH (\
  52. HRCWH_PCI_HOST |\
  53. HRCWH_PCI1_ARBITER_ENABLE |\
  54. HRCWH_CORE_ENABLE |\
  55. HRCWH_FROM_0X00000100 |\
  56. HRCWH_BOOTSEQ_DISABLE |\
  57. HRCWH_SW_WATCHDOG_DISABLE |\
  58. HRCWH_ROM_LOC_LOCAL_16BIT |\
  59. HRCWH_RL_EXT_LEGACY |\
  60. HRCWH_TSEC1M_IN_MII |\
  61. HRCWH_TSEC2M_IN_MII |\
  62. HRCWH_BIG_ENDIAN)
  63. /*
  64. * System IO Config
  65. */
  66. #define CONFIG_SYS_SICRH (\
  67. SICRH_ESDHC_A_GPIO |\
  68. SICRH_ESDHC_B_GPIO |\
  69. SICRH_ESDHC_C_GTM |\
  70. SICRH_GPIO_A_TSEC2 |\
  71. SICRH_GPIO_B_TSEC2_TX_CLK |\
  72. SICRH_IEEE1588_A_GPIO |\
  73. SICRH_USB |\
  74. SICRH_GTM_GPIO |\
  75. SICRH_IEEE1588_B_GPIO |\
  76. SICRH_ETSEC2_CRS |\
  77. SICRH_GPIOSEL_1 |\
  78. SICRH_TMROBI_V3P3 |\
  79. SICRH_TSOBI1_V3P3 |\
  80. SICRH_TSOBI2_V3P3) /* 0xf577d100 */
  81. #define CONFIG_SYS_SICRL (\
  82. SICRL_SPI_PF0 |\
  83. SICRL_UART_PF0 |\
  84. SICRL_IRQ_PF0 |\
  85. SICRL_I2C2_PF0 |\
  86. SICRL_ETSEC1_TX_CLK) /* 0x00000000 */
  87. #define CONFIG_SYS_GPIO1_PRELIM
  88. /* GPIO Default input/output settings */
  89. #define CONFIG_SYS_GPIO1_DIR 0x7AAF8C00
  90. /*
  91. * Default GPIO values:
  92. * LED#1 enabled; WLAN enabled; Both COM LED on (orange)
  93. */
  94. #define CONFIG_SYS_GPIO1_DAT 0x08008C00
  95. /*
  96. * IMMR new address
  97. */
  98. #define CONFIG_SYS_IMMR 0xE0000000
  99. /*
  100. * SERDES
  101. */
  102. #define CONFIG_FSL_SERDES
  103. #define CONFIG_FSL_SERDES1 0xe3000
  104. /*
  105. * Arbiter Setup
  106. */
  107. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  108. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  109. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
  110. /*
  111. * DDR Setup
  112. */
  113. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  114. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  115. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  116. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  117. #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
  118. | DDRCDR_PZ_LOZ \
  119. | DDRCDR_NZ_LOZ \
  120. | DDRCDR_ODT \
  121. | DDRCDR_Q_DRN)
  122. /* 0x7b880001 */
  123. /*
  124. * Manually set up DDR parameters
  125. * consist of two chips HY5PS12621BFP-C4 from HYNIX
  126. */
  127. #define CONFIG_SYS_DDR_SIZE 128 /* MB */
  128. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
  129. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  130. | CSCONFIG_ODT_RD_NEVER \
  131. | CSCONFIG_ODT_WR_ONLY_CURRENT \
  132. | CSCONFIG_ROW_BIT_13 \
  133. | CSCONFIG_COL_BIT_10)
  134. /* 0x80010102 */
  135. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  136. #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
  137. | (0 << TIMING_CFG0_WRT_SHIFT) \
  138. | (0 << TIMING_CFG0_RRT_SHIFT) \
  139. | (0 << TIMING_CFG0_WWT_SHIFT) \
  140. | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
  141. | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
  142. | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
  143. | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  144. /* 0x00220802 */
  145. #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
  146. | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
  147. | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
  148. | (5 << TIMING_CFG1_CASLAT_SHIFT) \
  149. | (6 << TIMING_CFG1_REFREC_SHIFT) \
  150. | (2 << TIMING_CFG1_WRREC_SHIFT) \
  151. | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
  152. | (2 << TIMING_CFG1_WRTORD_SHIFT))
  153. /* 0x27256222 */
  154. #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
  155. | (4 << TIMING_CFG2_CPO_SHIFT) \
  156. | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
  157. | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
  158. | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
  159. | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
  160. | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
  161. /* 0x121048c5 */
  162. #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
  163. | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  164. /* 0x03600100 */
  165. #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
  166. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  167. | SDRAM_CFG_DBW_32)
  168. /* 0x43080000 */
  169. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
  170. #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
  171. | (0x0232 << SDRAM_MODE_SD_SHIFT))
  172. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  173. #define CONFIG_SYS_DDR_MODE2 0x00000000
  174. /*
  175. * Memory test
  176. */
  177. #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
  178. #define CONFIG_SYS_MEMTEST_END 0x07f00000
  179. /*
  180. * The reserved memory
  181. */
  182. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  183. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  184. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  185. /*
  186. * Initial RAM Base Address Setup
  187. */
  188. #define CONFIG_SYS_INIT_RAM_LOCK 1
  189. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  190. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
  191. #define CONFIG_SYS_GBL_DATA_OFFSET \
  192. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  193. /*
  194. * Local Bus Configuration & Clock Setup
  195. */
  196. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  197. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  198. #define CONFIG_SYS_LBC_LBCR 0x00040000
  199. /*
  200. * FLASH on the Local Bus
  201. */
  202. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  203. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  204. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  205. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* FLASH base address */
  206. #define CONFIG_SYS_FLASH_SIZE 64 /* FLASH size is 64M */
  207. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  208. /* Window base at flash base */
  209. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  210. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
  211. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
  212. | BR_PS_16 /* 16 bit port */ \
  213. | BR_MS_GPCM /* MSEL = GPCM */ \
  214. | BR_V) /* valid */
  215. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  216. | OR_UPM_XAM \
  217. | OR_GPCM_CSNT \
  218. | OR_GPCM_ACS_DIV2 \
  219. | OR_GPCM_XACS \
  220. | OR_GPCM_SCY_4 \
  221. | OR_GPCM_TRLX_SET \
  222. | OR_GPCM_EHTR_SET)
  223. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  224. #define CONFIG_SYS_MAX_FLASH_SECT 512
  225. /* Flash Erase Timeout (ms) */
  226. #define CONFIG_SYS_FLASH_ERASE_TOUT (1000 * 1024)
  227. /* Flash Write Timeout (ms) */
  228. #define CONFIG_SYS_FLASH_WRITE_TOUT (500 * 1024)
  229. /*
  230. * SJA1000 CAN controller on Local Bus
  231. */
  232. #define CONFIG_SYS_SJA1000_BASE 0xFBFF0000
  233. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SJA1000_BASE \
  234. | BR_PS_8 /* 8 bit port size */ \
  235. | BR_MS_GPCM /* MSEL = GPCM */ \
  236. | BR_V) /* valid */
  237. #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
  238. | OR_GPCM_SCY_5 \
  239. | OR_GPCM_EHTR_SET)
  240. /* 0xFFFF8052 */
  241. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_SJA1000_BASE
  242. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  243. /*
  244. * CPLD on Local Bus
  245. */
  246. #define CONFIG_SYS_CPLD_BASE 0xFBFF8000
  247. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_CPLD_BASE \
  248. | BR_PS_8 /* 8 bit port */ \
  249. | BR_MS_GPCM /* MSEL = GPCM */ \
  250. | BR_V) /* valid */
  251. #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB \
  252. | OR_GPCM_SCY_4 \
  253. | OR_GPCM_EHTR_SET)
  254. /* 0xFFFF8042 */
  255. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_CPLD_BASE
  256. #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  257. /*
  258. * Serial Port
  259. */
  260. #define CONFIG_CONS_INDEX 1
  261. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  262. #define CONFIG_SYS_NS16550_SERIAL
  263. #define CONFIG_SYS_NS16550_REG_SIZE 1
  264. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  265. #define CONFIG_SYS_BAUDRATE_TABLE \
  266. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  267. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  268. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  269. /* I2C */
  270. #define CONFIG_SYS_I2C
  271. #define CONFIG_SYS_I2C_FSL
  272. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  273. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  274. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  275. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  276. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  277. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  278. /*
  279. * General PCI
  280. * Addresses are mapped 1-1.
  281. */
  282. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  283. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
  284. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
  285. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  286. #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
  287. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
  288. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  289. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
  290. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  291. /* enable PCIE clock */
  292. #define CONFIG_SYS_SCCR_PCIEXP1CM 1
  293. #define CONFIG_PCI_INDIRECT_BRIDGE
  294. #define CONFIG_PCIE
  295. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  296. #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
  297. /*
  298. * TSEC
  299. */
  300. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  301. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  302. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  303. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  304. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  305. /*
  306. * TSEC ethernet configuration
  307. */
  308. #define CONFIG_MII 1 /* MII PHY management */
  309. #define CONFIG_TSEC1_NAME "eTSEC0"
  310. #define CONFIG_TSEC2_NAME "eTSEC1"
  311. #define TSEC1_PHY_ADDR 1
  312. #define TSEC2_PHY_ADDR 2
  313. #define TSEC1_PHYIDX 0
  314. #define TSEC2_PHYIDX 0
  315. #define TSEC1_FLAGS 0
  316. #define TSEC2_FLAGS 0
  317. /* Options are: eTSEC[0-1] */
  318. #define CONFIG_ETHPRIME "eTSEC0"
  319. /*
  320. * Environment
  321. */
  322. #define CONFIG_ENV_IS_IN_FLASH 1
  323. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
  324. CONFIG_SYS_MONITOR_LEN)
  325. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  326. #define CONFIG_ENV_SIZE 0x2000
  327. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  328. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  329. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  330. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  331. /*
  332. * BOOTP options
  333. */
  334. #define CONFIG_BOOTP_BOOTFILESIZE
  335. #define CONFIG_BOOTP_BOOTPATH
  336. #define CONFIG_BOOTP_GATEWAY
  337. #define CONFIG_BOOTP_HOSTNAME
  338. /*
  339. * Command line configuration.
  340. */
  341. #define CONFIG_CMD_PCI
  342. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  343. /*
  344. * Miscellaneous configurable options
  345. */
  346. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  347. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  348. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  349. /* Print Buffer Size */
  350. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  351. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  352. /* Boot Argument Buffer Size */
  353. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  354. /*
  355. * For booting Linux, the board info and command line data
  356. * have to be in the first 8 MB of memory, since this is
  357. * the maximum mapped by the Linux kernel during initialization.
  358. */
  359. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  360. /*
  361. * Core HID Setup
  362. */
  363. #define CONFIG_SYS_HID0_INIT 0x000000000
  364. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  365. HID0_ENABLE_INSTRUCTION_CACHE | \
  366. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  367. #define CONFIG_SYS_HID2 HID2_HBE
  368. /*
  369. * MMU Setup
  370. */
  371. /* DDR: cache cacheable */
  372. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
  373. BATL_MEMCOHERENCE)
  374. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
  375. BATU_VS | BATU_VP)
  376. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  377. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  378. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  379. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \
  380. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  381. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
  382. BATU_VP)
  383. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  384. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  385. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  386. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
  387. BATL_MEMCOHERENCE)
  388. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
  389. BATU_VS | BATU_VP)
  390. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
  391. BATL_CACHEINHIBIT | \
  392. BATL_GUARDEDSTORAGE)
  393. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  394. /* Stack in dcache: cacheable, no memory coherence */
  395. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
  396. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
  397. BATU_VS | BATU_VP)
  398. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  399. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  400. /*
  401. * Environment Configuration
  402. */
  403. #define CONFIG_ENV_OVERWRITE
  404. #if defined(CONFIG_TSEC_ENET)
  405. #define CONFIG_HAS_ETH0
  406. #define CONFIG_HAS_ETH1
  407. #endif
  408. #define CONFIG_BAUDRATE 115200
  409. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  410. #define CONFIG_EXTRA_ENV_SETTINGS \
  411. "netdev=eth0\0" \
  412. "consoledev=ttyS0\0" \
  413. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  414. "nfsroot=${serverip}:${rootpath}\0" \
  415. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  416. "addip=setenv bootargs ${bootargs} " \
  417. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  418. ":${hostname}:${netdev}:off panic=1\0" \
  419. "addtty=setenv bootargs ${bootargs}" \
  420. " console=${consoledev},${baudrate}\0" \
  421. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  422. "addmisc=setenv bootargs ${bootargs}\0" \
  423. "kernel_addr=FC0A0000\0" \
  424. "fdt_addr=FC2A0000\0" \
  425. "ramdisk_addr=FC2C0000\0" \
  426. "u-boot=mpc8308_p1m/u-boot.bin\0" \
  427. "kernel_addr_r=1000000\0" \
  428. "fdt_addr_r=C00000\0" \
  429. "hostname=mpc8308_p1m\0" \
  430. "bootfile=mpc8308_p1m/uImage\0" \
  431. "fdtfile=mpc8308_p1m/mpc8308_p1m.dtb\0" \
  432. "rootpath=/opt/eldk-4.2/ppc_6xx\0" \
  433. "flash_self=run ramargs addip addtty addmtd addmisc;" \
  434. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  435. "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
  436. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  437. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  438. "tftp ${fdt_addr_r} ${fdtfile};" \
  439. "run nfsargs addip addtty addmtd addmisc;" \
  440. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  441. "bootcmd=run flash_self\0" \
  442. "load=tftp ${loadaddr} ${u-boot}\0" \
  443. "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
  444. " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
  445. " +${filesize};cp.b ${fileaddr} " \
  446. __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
  447. "upd=run load update\0" \
  448. #endif /* __CONFIG_H */