mpc5121ads.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. /*
  2. * (C) Copyright 2007-2009 DENX Software Engineering
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * MPC5121ADS board configuration file
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. #define CONFIG_MPC5121ADS 1
  12. /*
  13. * Memory map for the MPC5121ADS board:
  14. *
  15. * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
  16. * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
  17. * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
  18. * 0x8200_0000 - 0x8200_001F CPLD (32 B)
  19. * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
  20. * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
  21. * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
  22. * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
  23. */
  24. /*
  25. * High Level Configuration Options
  26. */
  27. #define CONFIG_E300 1 /* E300 Family */
  28. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  29. /* video */
  30. #ifdef CONFIG_FSL_DIU_FB
  31. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR + 0x2100)
  32. #define CONFIG_CMD_BMP
  33. #define CONFIG_VIDEO_LOGO
  34. #define CONFIG_VIDEO_BMP_LOGO
  35. #endif
  36. /* CONFIG_PCI is defined at config time */
  37. #ifdef CONFIG_MPC5121ADS_REV2
  38. #define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */
  39. #else
  40. #define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
  41. #endif
  42. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
  43. #define CONFIG_MISC_INIT_R
  44. #define CONFIG_SYS_IMMR 0x80000000
  45. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  46. #define CONFIG_SYS_MEMTEST_END 0x00400000
  47. /*
  48. * DDR Setup - manually set all parameters as there's no SPD etc.
  49. */
  50. #ifdef CONFIG_MPC5121ADS_REV2
  51. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  52. #else
  53. #define CONFIG_SYS_DDR_SIZE 512 /* MB */
  54. #endif
  55. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  56. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  57. #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
  58. #define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000036
  59. /* DDR Controller Configuration
  60. *
  61. * SYS_CFG:
  62. * [31:31] MDDRC Soft Reset: Diabled
  63. * [30:30] DRAM CKE pin: Enabled
  64. * [29:29] DRAM CLK: Enabled
  65. * [28:28] Command Mode: Enabled (For initialization only)
  66. * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
  67. * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
  68. * [20:19] Read Test: DON'T USE
  69. * [18:18] Self Refresh: Enabled
  70. * [17:17] 16bit Mode: Disabled
  71. * [16:13] Ready Delay: 2
  72. * [12:12] Half DQS Delay: Disabled
  73. * [11:11] Quarter DQS Delay: Disabled
  74. * [10:08] Write Delay: 2
  75. * [07:07] Early ODT: Disabled
  76. * [06:06] On DIE Termination: Disabled
  77. * [05:05] FIFO Overflow Clear: DON'T USE here
  78. * [04:04] FIFO Underflow Clear: DON'T USE here
  79. * [03:03] FIFO Overflow Pending: DON'T USE here
  80. * [02:02] FIFO Underlfow Pending: DON'T USE here
  81. * [01:01] FIFO Overlfow Enabled: Enabled
  82. * [00:00] FIFO Underflow Enabled: Enabled
  83. * TIME_CFG0
  84. * [31:16] DRAM Refresh Time: 0 CSB clocks
  85. * [15:8] DRAM Command Time: 0 CSB clocks
  86. * [07:00] DRAM Precharge Time: 0 CSB clocks
  87. * TIME_CFG1
  88. * [31:26] DRAM tRFC:
  89. * [25:21] DRAM tWR1:
  90. * [20:17] DRAM tWRT1:
  91. * [16:11] DRAM tDRR:
  92. * [10:05] DRAM tRC:
  93. * [04:00] DRAM tRAS:
  94. * TIME_CFG2
  95. * [31:28] DRAM tRCD:
  96. * [27:23] DRAM tFAW:
  97. * [22:19] DRAM tRTW1:
  98. * [18:15] DRAM tCCD:
  99. * [14:10] DRAM tRTP:
  100. * [09:05] DRAM tRP:
  101. * [04:00] DRAM tRPA
  102. */
  103. #ifdef CONFIG_MPC5121ADS_REV2
  104. #define CONFIG_SYS_MDDRC_SYS_CFG 0xE8604A00
  105. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168
  106. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864
  107. #else
  108. #define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A00
  109. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
  110. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
  111. #endif
  112. #define CONFIG_SYS_MDDRC_TIME_CFG0 0x06183D2E
  113. #define CONFIG_SYS_MDDRC_SYS_CFG_ELPIDA 0xEA802B00
  114. #define CONFIG_SYS_MDDRC_TIME_CFG1_ELPIDA 0x690e1189
  115. #define CONFIG_SYS_MDDRC_TIME_CFG2_ELPIDA 0x35310864
  116. #define CONFIG_SYS_DDRCMD_NOP 0x01380000
  117. #define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
  118. #define CONFIG_SYS_DDRCMD_EM2 0x01020000
  119. #define CONFIG_SYS_DDRCMD_EM3 0x01030000
  120. #define CONFIG_SYS_DDRCMD_EN_DLL 0x01010000
  121. #define CONFIG_SYS_DDRCMD_RFSH 0x01080000
  122. #define DDRCMD_EMR_OCD(pr, ohm) ( \
  123. (1 << 24) | /* MDDRC Command Request */ \
  124. (1 << 16) | /* MODE Reg BA[2:0] */ \
  125. (0 << 12) | /* Outputs 0=Enabled */ \
  126. (0 << 11) | /* RDQS */ \
  127. (1 << 10) | /* DQS# */ \
  128. (pr << 7) | /* OCD prog 7=deflt,0=exit */ \
  129. /* ODT Rtt[1:0] 0=0,1=75,2=150,3=50 */ \
  130. ((ohm & 0x2) << 5)| /* Rtt1 */ \
  131. (0 << 3) | /* additive posted CAS# */ \
  132. ((ohm & 0x1) << 2)| /* Rtt0 */ \
  133. (0 << 0) | /* Output Drive Strength */ \
  134. (0 << 0)) /* DLL Enable 0=Normal */
  135. #define CONFIG_SYS_DDRCMD_OCD_DEFAULT DDRCMD_EMR_OCD(7, 0)
  136. #define CONFIG_SYS_ELPIDA_OCD_EXIT DDRCMD_EMR_OCD(0, 0)
  137. #define DDRCMD_MODE_REG(cas, wr) ( \
  138. (1 << 24) | /* MDDRC Command Request */ \
  139. (0 << 16) | /* MODE Reg BA[2:0] */ \
  140. ((wr-1) << 9)| /* Write Recovery */ \
  141. (cas << 4) | /* CAS */ \
  142. (0 << 3) | /* Burst Type:0=Sequential,1=Interleaved */ \
  143. (2 << 0)) /* 4 or 8 Burst Length:0x2=4 0x3=8 */
  144. #define CONFIG_SYS_MICRON_INIT_DEV_OP DDRCMD_MODE_REG(3, 3)
  145. #define CONFIG_SYS_ELPIDA_INIT_DEV_OP DDRCMD_MODE_REG(4, 4)
  146. #define CONFIG_SYS_ELPIDA_RES_DLL (DDRCMD_MODE_REG(4, 4) | (1 << 8))
  147. /* DDR Priority Manager Configuration */
  148. #define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
  149. #define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
  150. #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
  151. #define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
  152. #define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
  153. #define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
  154. #define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
  155. #define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
  156. #define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
  157. #define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
  158. #define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
  159. #define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
  160. #define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
  161. #define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
  162. #define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
  163. #define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
  164. #define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
  165. #define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
  166. #define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
  167. #define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
  168. #define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
  169. #define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
  170. #define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
  171. /*
  172. * NOR FLASH on the Local Bus
  173. */
  174. #undef CONFIG_BKUP_FLASH
  175. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  176. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  177. #ifdef CONFIG_BKUP_FLASH
  178. #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
  179. #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */
  180. #else
  181. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
  182. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */
  183. #endif
  184. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  185. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  186. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  187. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  188. #undef CONFIG_SYS_FLASH_CHECKSUM
  189. /*
  190. * NAND FLASH
  191. * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
  192. */
  193. #define CONFIG_CMD_NAND /* enable NAND support */
  194. #define CONFIG_JFFS2_NAND /* with JFFS2 on it */
  195. #define CONFIG_NAND_MPC5121_NFC
  196. #define CONFIG_SYS_NAND_BASE 0x40000000
  197. #define CONFIG_SYS_MAX_NAND_DEVICE 2
  198. #define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */
  199. /*
  200. * Configuration parameters for MPC5121 NAND driver
  201. */
  202. #define CONFIG_FSL_NFC_WIDTH 1
  203. #define CONFIG_FSL_NFC_WRITE_SIZE 2048
  204. #define CONFIG_FSL_NFC_SPARE_SIZE 64
  205. #define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
  206. /*
  207. * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
  208. * window is 64KB
  209. */
  210. #define CONFIG_SYS_CPLD_BASE 0x82000000
  211. #define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */
  212. #define CONFIG_SYS_CS2_START CONFIG_SYS_CPLD_BASE
  213. #define CONFIG_SYS_CS2_SIZE CONFIG_SYS_CPLD_SIZE
  214. #define CONFIG_SYS_SRAM_BASE 0x30000000
  215. #define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
  216. #define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
  217. #define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
  218. #define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */
  219. /* Use SRAM for initial stack */
  220. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */
  221. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_SRAM_SIZE /* Size of used area in RAM */
  222. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  223. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  224. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of monitor */
  225. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  226. #ifdef CONFIG_FSL_DIU_FB
  227. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
  228. #else
  229. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  230. #endif
  231. /*
  232. * Serial Port
  233. */
  234. #define CONFIG_CONS_INDEX 1
  235. /*
  236. * Serial console configuration
  237. */
  238. #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
  239. #define CONFIG_SYS_PSC3
  240. #if CONFIG_PSC_CONSOLE != 3
  241. #error CONFIG_PSC_CONSOLE must be 3
  242. #endif
  243. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  244. #define CONFIG_SYS_BAUDRATE_TABLE \
  245. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  246. #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
  247. #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
  248. #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
  249. #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
  250. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  251. /*
  252. * Clocks in use
  253. */
  254. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  255. CLOCK_SCCR1_DDR_EN | \
  256. CLOCK_SCCR1_FEC_EN | \
  257. CLOCK_SCCR1_LPC_EN | \
  258. CLOCK_SCCR1_NFC_EN | \
  259. CLOCK_SCCR1_PATA_EN | \
  260. CLOCK_SCCR1_PCI_EN | \
  261. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  262. CLOCK_SCCR1_PSCFIFO_EN | \
  263. CLOCK_SCCR1_TPR_EN)
  264. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_DIU_EN | \
  265. CLOCK_SCCR2_I2C_EN | \
  266. CLOCK_SCCR2_MEM_EN | \
  267. CLOCK_SCCR2_SPDIF_EN | \
  268. CLOCK_SCCR2_USB1_EN | \
  269. CLOCK_SCCR2_USB2_EN)
  270. /*
  271. * PCI
  272. */
  273. #ifdef CONFIG_PCI
  274. #define CONFIG_PCI_INDIRECT_BRIDGE
  275. /*
  276. * General PCI
  277. */
  278. #define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
  279. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  280. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  281. #define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
  282. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  283. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  284. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  285. #define CONFIG_SYS_PCI_IO_PHYS 0x84000000
  286. #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
  287. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  288. #endif
  289. /* I2C */
  290. #define CONFIG_HARD_I2C /* I2C with hardware support */
  291. #define CONFIG_I2C_MULTI_BUS
  292. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
  293. #define CONFIG_SYS_I2C_SLAVE 0x7F
  294. #if 0
  295. #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  296. #endif
  297. /*
  298. * IIM - IC Identification Module
  299. */
  300. #undef CONFIG_FSL_IIM
  301. /*
  302. * EEPROM configuration
  303. */
  304. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
  305. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
  306. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
  307. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
  308. /*
  309. * Ethernet configuration
  310. */
  311. #define CONFIG_MPC512x_FEC 1
  312. #define CONFIG_PHY_ADDR 0x1
  313. #define CONFIG_MII 1 /* MII PHY management */
  314. #define CONFIG_FEC_AN_TIMEOUT 1
  315. #define CONFIG_HAS_ETH0
  316. /*
  317. * Configure on-board RTC
  318. */
  319. #define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */
  320. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  321. /*
  322. * USB Support
  323. */
  324. #if defined(CONFIG_CMD_USB)
  325. #define CONFIG_USB_EHCI /* Enable EHCI Support */
  326. #define CONFIG_USB_EHCI_FSL /* On a FSL platform */
  327. #define CONFIG_EHCI_MMIO_BIG_ENDIAN /* With big-endian regs */
  328. #define CONFIG_EHCI_DESC_BIG_ENDIAN
  329. #define CONFIG_EHCI_IS_TDI
  330. #endif
  331. /*
  332. * Environment
  333. */
  334. #define CONFIG_ENV_IS_IN_FLASH 1
  335. /* This has to be a multiple of the Flash sector size */
  336. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  337. #define CONFIG_ENV_SIZE 0x2000
  338. #ifdef CONFIG_BKUP_FLASH
  339. #define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */
  340. #else
  341. #define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
  342. #endif
  343. /* Address and size of Redundant Environment Sector */
  344. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  345. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  346. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  347. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  348. #define CONFIG_CMD_DATE
  349. #define CONFIG_CMD_EEPROM
  350. #define CONFIG_CMD_IDE
  351. #define CONFIG_CMD_JFFS2
  352. #define CONFIG_CMD_REGINFO
  353. #undef CONFIG_CMD_FUSE
  354. #if defined(CONFIG_PCI)
  355. #define CONFIG_CMD_PCI
  356. #endif
  357. /*
  358. * Dynamic MTD partition support
  359. */
  360. #define CONFIG_CMD_MTDPARTS
  361. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  362. #define CONFIG_FLASH_CFI_MTD
  363. #define MTDIDS_DEFAULT "nor0=fc000000.flash,nand0=mpc5121.nand"
  364. /*
  365. * NOR flash layout:
  366. *
  367. * FC000000 - FEABFFFF 42.75 MiB User Data
  368. * FEAC0000 - FFABFFFF 16 MiB Root File System
  369. * FFAC0000 - FFEBFFFF 4 MiB Linux Kernel
  370. * FFEC0000 - FFEFFFFF 256 KiB Device Tree
  371. * FFF00000 - FFFFFFFF 1 MiB U-Boot (up to 512 KiB) and 2 x * env
  372. *
  373. * NAND flash layout: one big partition
  374. */
  375. #define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:43776k(user)," \
  376. "16m(rootfs)," \
  377. "4m(kernel)," \
  378. "256k(dtb)," \
  379. "1m(u-boot);" \
  380. "mpc5121.nand:-(data)"
  381. #if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2) || defined(CONFIG_CMD_USB)
  382. #define CONFIG_DOS_PARTITION
  383. #define CONFIG_MAC_PARTITION
  384. #define CONFIG_ISO_PARTITION
  385. #define CONFIG_SUPPORT_VFAT
  386. #endif /* defined(CONFIG_CMD_IDE) */
  387. /*
  388. * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
  389. * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
  390. * to 0xFFFF, watchdog timeouts after about 64s. For details refer
  391. * to chapter 36 of the MPC5121e Reference Manual.
  392. */
  393. /* #define CONFIG_WATCHDOG */ /* enable watchdog */
  394. #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
  395. /*
  396. * Miscellaneous configurable options
  397. */
  398. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  399. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  400. #ifdef CONFIG_CMD_KGDB
  401. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  402. #else
  403. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  404. #endif
  405. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
  406. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  407. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  408. /*
  409. * For booting Linux, the board info and command line data
  410. * have to be in the first 256 MB of memory, since this is
  411. * the maximum mapped by the Linux kernel during initialization.
  412. */
  413. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
  414. /* Cache Configuration */
  415. #define CONFIG_SYS_DCACHE_SIZE 32768
  416. #define CONFIG_SYS_CACHELINE_SIZE 32
  417. #ifdef CONFIG_CMD_KGDB
  418. #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  419. #endif
  420. #define CONFIG_SYS_HID0_INIT 0x000000000
  421. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
  422. #define CONFIG_SYS_HID2 HID2_HBE
  423. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  424. #ifdef CONFIG_CMD_KGDB
  425. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  426. #endif
  427. /*
  428. * Environment Configuration
  429. */
  430. #define CONFIG_TIMESTAMP
  431. #define CONFIG_HOSTNAME mpc5121ads
  432. #define CONFIG_BOOTFILE "mpc5121ads/uImage"
  433. #define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
  434. #define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
  435. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  436. #define CONFIG_BAUDRATE 115200
  437. #define CONFIG_PREBOOT "echo;" \
  438. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  439. "echo"
  440. #define CONFIG_EXTRA_ENV_SETTINGS \
  441. "u-boot_addr_r=200000\0" \
  442. "kernel_addr_r=600000\0" \
  443. "fdt_addr_r=880000\0" \
  444. "ramdisk_addr_r=900000\0" \
  445. "u-boot_addr=FFF00000\0" \
  446. "kernel_addr=FFAC0000\0" \
  447. "fdt_addr=FFEC0000\0" \
  448. "ramdisk_addr=FEAC0000\0" \
  449. "ramdiskfile=mpc5121ads/uRamdisk\0" \
  450. "u-boot=mpc5121ads/u-boot.bin\0" \
  451. "bootfile=mpc5121ads/uImage\0" \
  452. "fdtfile=mpc5121ads/mpc5121ads.dtb\0" \
  453. "rootpath=/opt/eldk/ppc_6xx\n" \
  454. "netdev=eth0\0" \
  455. "consdev=ttyPSC0\0" \
  456. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  457. "nfsroot=${serverip}:${rootpath}\0" \
  458. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  459. "addip=setenv bootargs ${bootargs} " \
  460. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  461. ":${hostname}:${netdev}:off panic=1\0" \
  462. "addtty=setenv bootargs ${bootargs} " \
  463. "console=${consdev},${baudrate}\0" \
  464. "flash_nfs=run nfsargs addip addtty;" \
  465. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  466. "flash_self=run ramargs addip addtty;" \
  467. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  468. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  469. "tftp ${fdt_addr_r} ${fdtfile};" \
  470. "run nfsargs addip addtty;" \
  471. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  472. "net_self=tftp ${kernel_addr_r} ${bootfile};" \
  473. "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
  474. "tftp ${fdt_addr_r} ${fdtfile};" \
  475. "run ramargs addip addtty;" \
  476. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
  477. "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
  478. "update=protect off ${u-boot_addr} +${filesize};" \
  479. "era ${u-boot_addr} +${filesize};" \
  480. "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
  481. "upd=run load update\0" \
  482. ""
  483. #define CONFIG_BOOTCOMMAND "run flash_self"
  484. #define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
  485. #define OF_CPU "PowerPC,5121@0"
  486. #define OF_SOC_COMPAT "fsl,mpc5121-immr"
  487. #define OF_TBCLK (bd->bi_busfreq / 4)
  488. #define OF_STDOUT_PATH "/soc@80000000/serial@11300"
  489. /*-----------------------------------------------------------------------
  490. * IDE/ATA stuff
  491. *-----------------------------------------------------------------------
  492. */
  493. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  494. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  495. #undef CONFIG_IDE_LED /* LED for IDE not supported */
  496. #define CONFIG_IDE_RESET /* reset for IDE supported */
  497. #define CONFIG_IDE_PREINIT
  498. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  499. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  500. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  501. #define CONFIG_SYS_ATA_BASE_ADDR get_pata_base()
  502. /* Offset for data I/O RefMan MPC5121EE Table 28-10 */
  503. #define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
  504. /* Offset for normal register accesses */
  505. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  506. /* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
  507. #define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
  508. /* Interval between registers */
  509. #define CONFIG_SYS_ATA_STRIDE 4
  510. #define ATA_BASE_ADDR get_pata_base()
  511. /*
  512. * Control register bit definitions
  513. */
  514. #define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
  515. #define FSL_ATA_CTRL_ATA_RST_B 0x40000000
  516. #define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
  517. #define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
  518. #define FSL_ATA_CTRL_DMA_PENDING 0x08000000
  519. #define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
  520. #define FSL_ATA_CTRL_DMA_WRITE 0x02000000
  521. #define FSL_ATA_CTRL_IORDY_EN 0x01000000
  522. #endif /* __CONFIG_H */