mecp5123.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /*
  2. * (C) Copyright 2009 Wolfgang Denk <wd@denx.de>
  3. * (C) Copyright 2009, DAVE Srl <www.dave.eu>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. * modifications for the MECP5123 by reinhard.arlt@esd-electronics.com
  7. *
  8. */
  9. /*
  10. * MECP5123 board configuration file
  11. */
  12. #ifndef __CONFIG_H
  13. #define __CONFIG_H
  14. #define CONFIG_MECP5123 1
  15. /*
  16. * Memory map for the MECP5123 board:
  17. *
  18. * 0x0000_0000 - 0x1FFF_FFFF DDR RAM (512 MB)
  19. * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
  20. * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
  21. * 0x8200_0000 - 0x8200_FFFF VPC-3 (64 KB)
  22. * 0xFFC0_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
  23. */
  24. /*
  25. * High Level Configuration Options
  26. */
  27. #define CONFIG_E300 1 /* E300 Family */
  28. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  29. #define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
  30. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
  31. #define CONFIG_MISC_INIT_R
  32. #define CONFIG_SYS_IMMR 0x80000000
  33. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR+0x2100)
  34. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  35. #define CONFIG_SYS_MEMTEST_END 0x00400000
  36. /*
  37. * DDR Setup - manually set all parameters as there's no SPD etc.
  38. */
  39. #define CONFIG_SYS_DDR_SIZE 512 /* MB */
  40. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
  41. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  42. #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
  43. #define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000036
  44. /* DDR Controller Configuration
  45. *
  46. * SYS_CFG:
  47. * [31:31] MDDRC Soft Reset: Diabled
  48. * [30:30] DRAM CKE pin: Enabled
  49. * [29:29] DRAM CLK: Enabled
  50. * [28:28] Command Mode: Enabled (For initialization only)
  51. * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
  52. * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
  53. * [20:19] Read Test: DON'T USE
  54. * [18:18] Self Refresh: Enabled
  55. * [17:17] 16bit Mode: Disabled
  56. * [16:13] Ready Delay: 2
  57. * [12:12] Half DQS Delay: Disabled
  58. * [11:11] Quarter DQS Delay: Disabled
  59. * [10:08] Write Delay: 2
  60. * [07:07] Early ODT: Disabled
  61. * [06:06] On DIE Termination: Disabled
  62. * [05:05] FIFO Overflow Clear: DON'T USE here
  63. * [04:04] FIFO Underflow Clear: DON'T USE here
  64. * [03:03] FIFO Overflow Pending: DON'T USE here
  65. * [02:02] FIFO Underlfow Pending: DON'T USE here
  66. * [01:01] FIFO Overlfow Enabled: Enabled
  67. * [00:00] FIFO Underflow Enabled: Enabled
  68. * TIME_CFG0
  69. * [31:16] DRAM Refresh Time: 0 CSB clocks
  70. * [15:8] DRAM Command Time: 0 CSB clocks
  71. * [07:00] DRAM Precharge Time: 0 CSB clocks
  72. * TIME_CFG1
  73. * [31:26] DRAM tRFC:
  74. * [25:21] DRAM tWR1:
  75. * [20:17] DRAM tWRT1:
  76. * [16:11] DRAM tDRR:
  77. * [10:05] DRAM tRC:
  78. * [04:00] DRAM tRAS:
  79. * TIME_CFG2
  80. * [31:28] DRAM tRCD:
  81. * [27:23] DRAM tFAW:
  82. * [22:19] DRAM tRTW1:
  83. * [18:15] DRAM tCCD:
  84. * [14:10] DRAM tRTP:
  85. * [09:05] DRAM tRP:
  86. * [04:00] DRAM tRPA
  87. */
  88. #define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A00
  89. #define CONFIG_SYS_MDDRC_TIME_CFG0 0x06183D2E
  90. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
  91. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
  92. #define CONFIG_SYS_DDRCMD_NOP 0x01380000
  93. #define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
  94. #define CONFIG_SYS_DDRCMD_EM2 0x01020000
  95. #define CONFIG_SYS_DDRCMD_EM3 0x01030000
  96. #define CONFIG_SYS_DDRCMD_EN_DLL 0x01010000
  97. #define CONFIG_SYS_DDRCMD_RFSH 0x01080000
  98. #define CONFIG_SYS_MICRON_INIT_DEV_OP 0x01000432
  99. #define CONFIG_SYS_DDRCMD_OCD_DEFAULT 0x01010780
  100. /* DDR Priority Manager Configuration */
  101. #define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
  102. #define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
  103. #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
  104. #define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
  105. #define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
  106. #define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
  107. #define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
  108. #define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
  109. #define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
  110. #define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
  111. #define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
  112. #define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
  113. #define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
  114. #define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
  115. #define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
  116. #define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
  117. #define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
  118. #define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
  119. #define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
  120. #define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
  121. #define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
  122. #define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
  123. #define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
  124. /*
  125. * NOR FLASH on the Local Bus
  126. */
  127. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  128. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  129. #define CONFIG_SYS_FLASH_BASE 0xFFC00000 /* start of FLASH */
  130. #define CONFIG_SYS_FLASH_SIZE 0x00400000 /* max flash size */
  131. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  132. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  133. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  134. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  135. #undef CONFIG_SYS_FLASH_CHECKSUM
  136. /*
  137. * NAND FLASH
  138. * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
  139. */
  140. #define CONFIG_CMD_NAND
  141. #define CONFIG_NAND_MPC5121_NFC
  142. #define CONFIG_SYS_NAND_BASE 0x40000000
  143. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  144. /*
  145. * Configuration parameters for MPC5121 NAND driver
  146. */
  147. #define CONFIG_FSL_NFC_WIDTH 1
  148. #define CONFIG_FSL_NFC_WRITE_SIZE 2048
  149. #define CONFIG_FSL_NFC_SPARE_SIZE 64
  150. #define CONFIG_FSL_NFC_CHIPS 1
  151. #define CONFIG_SYS_SRAM_BASE 0x30000000
  152. #define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
  153. /* Initialize Local Window for NOR FLASH access */
  154. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  155. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  156. /* ALE active low, data size 4bytes */
  157. #define CONFIG_SYS_CS0_CFG 0x05051150
  158. /* Use not alternative CS timing */
  159. #define CONFIG_SYS_CS_ALETIMING 0x00000000
  160. /* ALE active low, data size 4bytes */
  161. #define CONFIG_SYS_CS1_CFG 0x1f1f3090
  162. #define CONFIG_SYS_VPC3_BASE 0x82000000 /* start of VPC3 space */
  163. #define CONFIG_SYS_VPC3_SIZE 0x00010000 /* max VPC3 size */
  164. /* Initialize Local Window for VPC3 access */
  165. #define CONFIG_SYS_CS1_START CONFIG_SYS_VPC3_BASE
  166. #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_VPC3_SIZE
  167. /* Use SRAM for initial stack */
  168. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Init RAM addr */
  169. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_SRAM_SIZE
  170. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  171. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  172. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of monitor */
  173. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Monitor length */
  174. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Malloc size */
  175. /*
  176. * Serial Port
  177. */
  178. #define CONFIG_CONS_INDEX 1
  179. /*
  180. * Serial console configuration
  181. */
  182. #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
  183. #define CONFIG_SYS_PSC3
  184. #if CONFIG_PSC_CONSOLE != 3
  185. #error CONFIG_PSC_CONSOLE must be 3
  186. #endif
  187. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  188. #define CONFIG_SYS_BAUDRATE_TABLE \
  189. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  190. #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
  191. #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
  192. #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
  193. #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
  194. /*
  195. * Clocks in use
  196. */
  197. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  198. CLOCK_SCCR1_LPC_EN | \
  199. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  200. CLOCK_SCCR1_PSCFIFO_EN | \
  201. CLOCK_SCCR1_DDR_EN | \
  202. CLOCK_SCCR1_FEC_EN | \
  203. CLOCK_SCCR1_NFC_EN | \
  204. CLOCK_SCCR1_PCI_EN | \
  205. CLOCK_SCCR1_TPR_EN)
  206. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  207. CLOCK_SCCR2_I2C_EN)
  208. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  209. /* I2C */
  210. #define CONFIG_HARD_I2C /* I2C with hardware support */
  211. #define CONFIG_I2C_MULTI_BUS
  212. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed */
  213. #define CONFIG_SYS_I2C_SLAVE 0x7F /* slave address */
  214. /*
  215. * IIM - IC Identification Module
  216. */
  217. #undef CONFIG_FSL_IIM
  218. /*
  219. * EEPROM configuration
  220. */
  221. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
  222. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
  223. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
  224. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
  225. #define CONFIG_SYS_EEPROM_WREN /* Use EEPROM write protect */
  226. /*
  227. * Ethernet configuration
  228. */
  229. #define CONFIG_MPC512x_FEC 1
  230. #define CONFIG_PHY_ADDR 0x1
  231. #define CONFIG_MII 1 /* MII PHY management */
  232. #define CONFIG_FEC_AN_TIMEOUT 1
  233. #define CONFIG_HAS_ETH0
  234. /*
  235. * Configure on-board RTC
  236. */
  237. #define CONFIG_SYS_RTC_BUS_NUM 0x01
  238. #define CONFIG_SYS_I2C_RTC_ADDR 0x32
  239. #define CONFIG_RTC_RX8025
  240. /*
  241. * Environment
  242. */
  243. #define CONFIG_ENV_IS_IN_EEPROM /* Store env in I2C EEPROM */
  244. #define CONFIG_ENV_SIZE 0x1000
  245. #define CONFIG_ENV_OFFSET 0x0000 /* environment starts here */
  246. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  247. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  248. #define CONFIG_CMD_REGINFO
  249. #define CONFIG_CMD_EEPROM
  250. #define CONFIG_CMD_DATE
  251. #undef CONFIG_CMD_FUSE
  252. #undef CONFIG_CMD_IDE
  253. #define CONFIG_CMD_JFFS2
  254. #define CONFIG_DOS_PARTITION
  255. /*
  256. * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
  257. * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
  258. * to 0xFFFF, watchdog timeouts after about 64s. For details refer
  259. * to chapter 36 of the MPC5121e Reference Manual.
  260. */
  261. /* #define CONFIG_WATCHDOG */ /* enable watchdog */
  262. #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
  263. /*
  264. * Miscellaneous configurable options
  265. */
  266. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  267. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  268. #ifdef CONFIG_CMD_KGDB
  269. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  270. #else
  271. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  272. #endif
  273. /* Print Buffer Size */
  274. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  275. sizeof(CONFIG_SYS_PROMPT) + 16)
  276. /* max number of command args */
  277. #define CONFIG_SYS_MAXARGS 32
  278. /* Boot Argument Buffer Size */
  279. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  280. /*
  281. * For booting Linux, the board info and command line data
  282. * have to be in the first 256 MB of memory, since this is
  283. * the maximum mapped by the Linux kernel during initialization.
  284. */
  285. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Linux initial memory map */
  286. /* Cache Configuration */
  287. #define CONFIG_SYS_DCACHE_SIZE 32768
  288. #define CONFIG_SYS_CACHELINE_SIZE 32
  289. #ifdef CONFIG_CMD_KGDB
  290. #define CONFIG_SYS_CACHELINE_SHIFT 5
  291. #endif
  292. #define CONFIG_SYS_HID0_INIT 0x000000000
  293. #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  294. #define CONFIG_SYS_HID2 HID2_HBE
  295. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  296. #ifdef CONFIG_CMD_KGDB
  297. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  298. #endif
  299. /*
  300. * Environment Configuration
  301. */
  302. #define CONFIG_TIMESTAMP
  303. #define CONFIG_HOSTNAME mecp512x
  304. #define CONFIG_BOOTFILE "/tftpboot/mecp512x/uImage"
  305. #define CONFIG_ROOTPATH "/tftpboot/mecp512x/target_root"
  306. #define CONFIG_LOADADDR 400000 /* def. location for tftp and bootm */
  307. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  308. #define CONFIG_PREBOOT "echo;" \
  309. "echo Welcome to MECP5123" \
  310. "echo"
  311. #define CONFIG_EXTRA_ENV_SETTINGS \
  312. "u-boot_addr_r=200000\0" \
  313. "kernel_addr_r=600000\0" \
  314. "fdt_addr_r=880000\0" \
  315. "ramdisk_addr_r=900000\0" \
  316. "u-boot_addr=FFF00000\0" \
  317. "kernel_addr=FFC40000\0" \
  318. "fdt_addr=FFEC0000\0" \
  319. "ramdisk_addr=FC040000\0" \
  320. "ramdiskfile=/tftpboot/mecp512x/uRamdisk\0" \
  321. "u-boot=/tftpboot/mecp512x/u-boot.bin\0" \
  322. "bootfile=/tftpboot/mecp512x/uImage\0" \
  323. "fdtfile=/tftpboot/mecp512x/mecp512x.dtb\0" \
  324. "rootpath=/tftpboot/mecp512x/target_root\n" \
  325. "netdev=eth0\0" \
  326. "consdev=ttyPSC0\0" \
  327. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  328. "nfsroot=${serverip}:${rootpath}\0" \
  329. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  330. "addip=setenv bootargs ${bootargs} " \
  331. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  332. ":${hostname}:${netdev}:off panic=1\0" \
  333. "addtty=setenv bootargs ${bootargs} " \
  334. "console=${consdev},${baudrate}\0" \
  335. "flash_nfs=run nfsargs addip addtty;" \
  336. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  337. "flash_self=run ramargs addip addtty;" \
  338. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  339. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  340. "tftp ${fdt_addr_r} ${fdtfile};" \
  341. "run nfsargs addip addtty;" \
  342. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  343. "net_self=tftp ${kernel_addr_r} ${bootfile};" \
  344. "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
  345. "tftp ${fdt_addr_r} ${fdtfile};" \
  346. "run ramargs addip addtty;" \
  347. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
  348. "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
  349. "update=protect off ${u-boot_addr} +${filesize};" \
  350. "era ${u-boot_addr} +${filesize};" \
  351. "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
  352. "upd=run load update\0" \
  353. ""
  354. #define CONFIG_BOOTCOMMAND "run flash_self"
  355. #define OF_CPU "PowerPC,5121@0"
  356. #define OF_SOC_COMPAT "fsl,mpc5121-immr"
  357. #define OF_TBCLK (bd->bi_busfreq / 4)
  358. #define OF_STDOUT_PATH "/soc@80000000/serial@11300"
  359. #endif /* __CONFIG_H */