mpc5200-common.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. /*
  2. * (C) Copyright 2009
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __MANROLAND_MPC52XX__COMMON_H
  8. #define __MANROLAND_MPC52XX__COMMON_H
  9. /*
  10. * High Level Configuration Options
  11. * (easy to change)
  12. */
  13. #define CONFIG_MPC5200 1 /* MPC5200 CPU */
  14. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  15. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  16. /*
  17. * Serial console configuration
  18. */
  19. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  20. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200,\
  21. 230400 }
  22. #if (CONFIG_SYS_TEXT_BASE == 0xFFF00000) /* Boot low */
  23. # define CONFIG_SYS_LOWBOOT 1
  24. #endif
  25. /*
  26. * IPB Bus clocking configuration.
  27. */
  28. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  29. /*
  30. * I2C configuration
  31. */
  32. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  33. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  34. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  35. #define CONFIG_SYS_I2C_SLAVE 0x7F
  36. /*
  37. * EEPROM configuration
  38. */
  39. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
  40. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  41. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  42. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  43. /*
  44. * RTC configuration
  45. */
  46. #define CONFIG_RTC_PCF8563
  47. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  48. /* I2C SYSMON (LM75) */
  49. #define CONFIG_DTT_LM81 1 /* ON Semi's LM75 */
  50. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  51. #define CONFIG_SYS_DTT_MAX_TEMP 70
  52. #define CONFIG_SYS_DTT_LOW_TEMP -30
  53. #define CONFIG_SYS_DTT_HYSTERESIS 3
  54. /*
  55. * Flash configuration
  56. */
  57. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  58. #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
  59. #define CONFIG_ENV_ADDR (CONFIG_SYS_TEXT_BASE+0x40000) /* second sector */
  60. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  61. (= chip selects) */
  62. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout [ms]*/
  63. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout [ms]*/
  64. #define CONFIG_FLASH_CFI_DRIVER
  65. #define CONFIG_SYS_FLASH_CFI
  66. #define CONFIG_SYS_FLASH_EMPTY_INFO
  67. #define CONFIG_SYS_FLASH_CFI_AMD_RESET
  68. /*
  69. * Environment settings
  70. */
  71. #define CONFIG_ENV_IS_IN_FLASH 1
  72. #define CONFIG_ENV_SIZE 0x4000
  73. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  74. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  75. /*
  76. * Memory map
  77. */
  78. #define CONFIG_SYS_MBAR 0xF0000000
  79. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  80. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE -\
  81. GENERATED_GBL_DATA_SIZE)
  82. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  83. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  84. #define CONFIG_SYS_SRAM_BASE 0x80100000 /* CS 1 */
  85. #define CONFIG_SYS_DISPLAY_BASE 0x80600000 /* CS 3 */
  86. /* Settings for XLB = 132 MHz */
  87. #define SDRAM_DDR 1
  88. #define SDRAM_MODE 0x018D0000
  89. #define SDRAM_EMODE 0x40090000
  90. #define SDRAM_CONTROL 0x714f0f00
  91. #define SDRAM_CONFIG1 0x73722930
  92. #define SDRAM_CONFIG2 0x47770000
  93. #define SDRAM_TAPDELAY 0x10000000
  94. /* Use ON-Chip SRAM until RAM will be available */
  95. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  96. #ifdef CONFIG_POST
  97. /* preserve space for the post_word at end of on-chip SRAM */
  98. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
  99. #else
  100. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  101. #endif
  102. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  103. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  104. # define CONFIG_SYS_RAMBOOT 1
  105. #endif
  106. #define CONFIG_SYS_MONITOR_LEN (192 << 10)
  107. #define CONFIG_SYS_MALLOC_LEN (512 << 10)
  108. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  109. /*
  110. * Ethernet configuration
  111. */
  112. #define CONFIG_MPC5xxx_FEC 1
  113. #define CONFIG_MPC5xxx_FEC_MII100
  114. #define CONFIG_PHY_ADDR 0x00
  115. #define CONFIG_MII 1
  116. /*use Hardware WDT */
  117. #define CONFIG_HW_WATCHDOG
  118. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  119. #if defined(CONFIG_CMD_KGDB)
  120. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value*/
  121. #endif
  122. /*
  123. * Various low-level settings
  124. */
  125. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  126. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  127. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  128. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  129. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  130. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  131. /* 8Mbit SRAM @0x80100000 */
  132. #define CONFIG_SYS_CS1_START CONFIG_SYS_SRAM_BASE
  133. #define CONFIG_SYS_CS_BURST 0x00000000
  134. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  135. /*-----------------------------------------------------------------------
  136. * IDE/ATA stuff Supports IDE harddisk
  137. *-----------------------------------------------------------------------
  138. */
  139. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  140. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  141. #undef CONFIG_IDE_LED /* LED for ide not supported */
  142. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  143. #define CONFIG_IDE_PREINIT 1
  144. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  145. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  146. /* Offset for data I/O */
  147. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  148. /* Offset for normal register accesses */
  149. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  150. /* Offset for alternate registers */
  151. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  152. /* Interval between registers */
  153. #define CONFIG_SYS_ATA_STRIDE 4
  154. #define CONFIG_ATAPI 1
  155. #define OF_CPU "PowerPC,5200@0"
  156. #define OF_SOC "soc5200@f0000000"
  157. #define OF_TBCLK (bd->bi_busfreq / 4)
  158. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  159. #define CONFIG_OF_IDE_FIXUP
  160. #endif /* __MANROLAND_MPC52XX__COMMON_H */