lwmon5.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596
  1. /*
  2. * (C) Copyright 2007-2013
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * lwmon5.h - configuration for lwmon5 board
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. */
  15. #define CONFIG_LWMON5 1 /* Board is lwmon5 */
  16. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  17. #define CONFIG_440 1 /* ... PPC440 family */
  18. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  19. #define CONFIG_HOSTNAME lwmon5
  20. #define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
  21. #define CONFIG_4xx_DCACHE /* enable cache in SDRAM */
  22. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_early_init_f */
  23. #define CONFIG_BOARD_EARLY_INIT_R /* Call board_early_init_r */
  24. #define CONFIG_BOARD_POSTCLK_INIT /* Call board_postclk_init */
  25. #define CONFIG_MISC_INIT_R /* Call misc_init_r */
  26. #define CONFIG_BOARD_RESET /* Call board_reset */
  27. /*
  28. * Base addresses -- Note these are effective addresses where the
  29. * actual resources get mapped (not physical addresses)
  30. */
  31. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of U-Boot */
  32. #define CONFIG_SYS_MONITOR_LEN 0x80000
  33. #define CONFIG_SYS_MALLOC_LEN (1 << 20) /* Reserved for malloc */
  34. #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
  35. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  36. #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
  37. #define CONFIG_SYS_LIME_BASE_0 0xc0000000
  38. #define CONFIG_SYS_LIME_BASE_1 0xc1000000
  39. #define CONFIG_SYS_LIME_BASE_2 0xc2000000
  40. #define CONFIG_SYS_LIME_BASE_3 0xc3000000
  41. #define CONFIG_SYS_FPGA_BASE_0 0xc4000000
  42. #define CONFIG_SYS_FPGA_BASE_1 0xc4200000
  43. #define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
  44. #define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
  45. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  46. #define CONFIG_SYS_PCI_MEMBASE1 (CONFIG_SYS_PCI_MEMBASE + 0x10000000)
  47. #define CONFIG_SYS_PCI_MEMBASE2 (CONFIG_SYS_PCI_MEMBASE1 + 0x10000000)
  48. #define CONFIG_SYS_PCI_MEMBASE3 (CONFIG_SYS_PCI_MEMBASE2 + 0x10000000)
  49. #define CONFIG_SYS_USB2D0_BASE 0xe0000100
  50. #define CONFIG_SYS_USB_DEVICE 0xe0000000
  51. #define CONFIG_SYS_USB_HOST 0xe0000400
  52. /*
  53. * Initial RAM & stack pointer
  54. *
  55. * On LWMON5 we use D-cache as init-ram and stack pointer. We also move
  56. * the POST_WORD from OCM to a 440EPx register that preserves it's
  57. * content during reset (GPT0_COMP6). This way we reserve the OCM (16k)
  58. * for logbuffer only. (GPT0_COMP1-COMP5 are reserved for logbuffer header.)
  59. */
  60. #define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
  61. #define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
  62. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
  63. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  64. GENERATED_GBL_DATA_SIZE)
  65. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  66. /* unused GPT0 COMP reg */
  67. #define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
  68. #define CONFIG_SYS_OCM_SIZE (16 << 10)
  69. /* 440EPx errata CHIP 11: don't use last 4kbytes */
  70. #define CONFIG_SYS_MEM_TOP_HIDE (4 << 10)
  71. /* Additional registers for watchdog timer post test */
  72. #define CONFIG_SYS_WATCHDOG_TIME_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_MASK2)
  73. #define CONFIG_SYS_WATCHDOG_FLAGS_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_MASK1)
  74. #define CONFIG_SYS_DSPIC_TEST_ADDR CONFIG_SYS_WATCHDOG_FLAGS_ADDR
  75. #define CONFIG_SYS_OCM_STATUS_ADDR CONFIG_SYS_WATCHDOG_FLAGS_ADDR
  76. #define CONFIG_SYS_WATCHDOG_MAGIC 0x12480000
  77. #define CONFIG_SYS_WATCHDOG_MAGIC_MASK 0xFFFF0000
  78. #define CONFIG_SYS_DSPIC_TEST_MASK 0x00000001
  79. #define CONFIG_SYS_OCM_STATUS_OK 0x00009A00
  80. #define CONFIG_SYS_OCM_STATUS_FAIL 0x0000A300
  81. #define CONFIG_SYS_OCM_STATUS_MASK 0x0000FF00
  82. /*
  83. * Serial Port
  84. */
  85. #define CONFIG_CONS_INDEX 2 /* Use UART1 */
  86. #define CONFIG_SYS_NS16550_SERIAL
  87. #define CONFIG_SYS_NS16550_REG_SIZE 1
  88. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  89. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external clock provided */
  90. #define CONFIG_BAUDRATE 115200
  91. #define CONFIG_SYS_BAUDRATE_TABLE \
  92. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  93. /*
  94. * Environment
  95. */
  96. #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
  97. /*
  98. * FLASH related
  99. */
  100. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  101. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  102. #define CONFIG_SYS_FLASH0 0xFC000000
  103. #define CONFIG_SYS_FLASH1 0xF8000000
  104. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
  105. #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2 /* max number of memory banks */
  106. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  107. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  108. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  109. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
  110. #define CONFIG_SYS_FLASH_PROTECTION /* use hardware flash protection */
  111. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  112. #define CONFIG_SYS_FLASH_QUIET_TEST /* don't warn upon unknown flash */
  113. #define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  114. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN) - CONFIG_ENV_SECT_SIZE)
  115. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  116. /* Address and size of Redundant Environment Sector */
  117. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
  118. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  119. /*
  120. * DDR SDRAM
  121. */
  122. #define CONFIG_SYS_MBYTES_SDRAM 256
  123. #define CONFIG_SYS_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
  124. #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
  125. #define CONFIG_DDR_ECC /* enable ECC */
  126. /* POST support */
  127. #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
  128. CONFIG_SYS_POST_CPU | \
  129. CONFIG_SYS_POST_ECC | \
  130. CONFIG_SYS_POST_ETHER | \
  131. CONFIG_SYS_POST_FPU | \
  132. CONFIG_SYS_POST_I2C | \
  133. CONFIG_SYS_POST_MEMORY | \
  134. CONFIG_SYS_POST_OCM | \
  135. CONFIG_SYS_POST_RTC | \
  136. CONFIG_SYS_POST_SPR | \
  137. CONFIG_SYS_POST_UART | \
  138. CONFIG_SYS_POST_SYSMON | \
  139. CONFIG_SYS_POST_WATCHDOG | \
  140. CONFIG_SYS_POST_DSP | \
  141. CONFIG_SYS_POST_BSPEC1 | \
  142. CONFIG_SYS_POST_BSPEC2 | \
  143. CONFIG_SYS_POST_BSPEC3 | \
  144. CONFIG_SYS_POST_BSPEC4 | \
  145. CONFIG_SYS_POST_BSPEC5)
  146. /* Define here the base-addresses of the UARTs to test in POST */
  147. #define CONFIG_SYS_POST_UART_TABLE { CONFIG_SYS_NS16550_COM1, \
  148. CONFIG_SYS_NS16550_COM2 }
  149. #define CONFIG_POST_UART { \
  150. "UART test", \
  151. "uart", \
  152. "This test verifies the UART operation.", \
  153. POST_RAM | POST_SLOWTEST | POST_ALWAYS | POST_MANUAL, \
  154. &uart_post_test, \
  155. NULL, \
  156. NULL, \
  157. CONFIG_SYS_POST_UART \
  158. }
  159. #define CONFIG_POST_WATCHDOG { \
  160. "Watchdog timer test", \
  161. "watchdog", \
  162. "This test checks the watchdog timer.", \
  163. POST_RAM | POST_POWERON | POST_SLOWTEST | POST_MANUAL | POST_REBOOT, \
  164. &lwmon5_watchdog_post_test, \
  165. NULL, \
  166. NULL, \
  167. CONFIG_SYS_POST_WATCHDOG \
  168. }
  169. #define CONFIG_POST_BSPEC1 { \
  170. "dsPIC init test", \
  171. "dspic_init", \
  172. "This test returns result of dsPIC READY test run earlier.", \
  173. POST_RAM | POST_ALWAYS, \
  174. &dspic_init_post_test, \
  175. NULL, \
  176. NULL, \
  177. CONFIG_SYS_POST_BSPEC1 \
  178. }
  179. #define CONFIG_POST_BSPEC2 { \
  180. "dsPIC test", \
  181. "dspic", \
  182. "This test gets result of dsPIC POST and dsPIC version.", \
  183. POST_RAM | POST_ALWAYS, \
  184. &dspic_post_test, \
  185. NULL, \
  186. NULL, \
  187. CONFIG_SYS_POST_BSPEC2 \
  188. }
  189. #define CONFIG_POST_BSPEC3 { \
  190. "FPGA test", \
  191. "fpga", \
  192. "This test checks FPGA registers and memory.", \
  193. POST_RAM | POST_ALWAYS | POST_MANUAL, \
  194. &fpga_post_test, \
  195. NULL, \
  196. NULL, \
  197. CONFIG_SYS_POST_BSPEC3 \
  198. }
  199. #define CONFIG_POST_BSPEC4 { \
  200. "GDC test", \
  201. "gdc", \
  202. "This test checks GDC registers and memory.", \
  203. POST_RAM | POST_ALWAYS | POST_MANUAL,\
  204. &gdc_post_test, \
  205. NULL, \
  206. NULL, \
  207. CONFIG_SYS_POST_BSPEC4 \
  208. }
  209. #define CONFIG_POST_BSPEC5 { \
  210. "SYSMON1 test", \
  211. "sysmon1", \
  212. "This test checks GPIO_62_EPX pin indicating power failure.", \
  213. POST_RAM | POST_MANUAL | POST_NORMAL | POST_SLOWTEST, \
  214. &sysmon1_post_test, \
  215. NULL, \
  216. NULL, \
  217. CONFIG_SYS_POST_BSPEC5 \
  218. }
  219. #define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
  220. #define CONFIG_LOGBUFFER
  221. /* Reserve GPT0_COMP1-COMP5 for logbuffer header */
  222. #define CONFIG_ALT_LH_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP1)
  223. #define CONFIG_ALT_LB_ADDR (CONFIG_SYS_OCM_BASE)
  224. /*
  225. * I2C
  226. */
  227. #define CONFIG_SYS_I2C
  228. #define CONFIG_SYS_I2C_PPC4XX
  229. #define CONFIG_SYS_I2C_PPC4XX_CH0
  230. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
  231. #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
  232. #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* RTC */
  233. #define CONFIG_SYS_I2C_EEPROM_CPU_ADDR 0x52 /* EEPROM (CPU Modul) */
  234. #define CONFIG_SYS_I2C_EEPROM_MB_ADDR 0x53 /* EEPROM AT24C128 (MainBoard) */
  235. #define CONFIG_SYS_I2C_DSPIC_ADDR 0x54 /* dsPIC */
  236. #define CONFIG_SYS_I2C_DSPIC_2_ADDR 0x55 /* dsPIC */
  237. #define CONFIG_SYS_I2C_DSPIC_KEYB_ADDR 0x56 /* dsPIC */
  238. #define CONFIG_SYS_I2C_DSPIC_IO_ADDR 0x57 /* dsPIC */
  239. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  240. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel AT24C128 has */
  241. /* 64 byte page write mode using*/
  242. /* last 6 bits of the address */
  243. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  244. #define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE
  245. #define CONFIG_RTC_PCF8563 /* enable Philips PCF8563 RTC */
  246. #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
  247. #define CONFIG_SYS_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
  248. #define CONFIG_SYS_I2C_DSPIC_IO_ADDR 0x57 /* PIC I/O addr */
  249. #define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_RTC_ADDR, \
  250. CONFIG_SYS_I2C_EEPROM_CPU_ADDR,\
  251. CONFIG_SYS_I2C_EEPROM_MB_ADDR, \
  252. CONFIG_SYS_I2C_DSPIC_ADDR, \
  253. CONFIG_SYS_I2C_DSPIC_2_ADDR, \
  254. CONFIG_SYS_I2C_DSPIC_KEYB_ADDR,\
  255. CONFIG_SYS_I2C_DSPIC_IO_ADDR }
  256. /* Update size in "reg" property of NOR FLASH device tree nodes */
  257. #define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
  258. #define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
  259. #define CONFIG_PREBOOT "setenv bootdelay 15"
  260. #undef CONFIG_BOOTARGS
  261. #define CONFIG_EXTRA_ENV_SETTINGS \
  262. "hostname=lwmon5\0" \
  263. "netdev=eth0\0" \
  264. "unlock=yes\0" \
  265. "logversion=2\0" \
  266. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  267. "nfsroot=${serverip}:${rootpath}\0" \
  268. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  269. "addip=setenv bootargs ${bootargs} " \
  270. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  271. ":${hostname}:${netdev}:off panic=1\0" \
  272. "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
  273. "addmisc=setenv bootargs ${bootargs} rtc-pcf8563.probe=0,0x51\0"\
  274. "flash_nfs=run nfsargs addip addtty addmisc;" \
  275. "bootm ${kernel_addr}\0" \
  276. "flash_self=run ramargs addip addtty addmisc;" \
  277. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  278. "net_nfs=tftp 200000 ${bootfile};" \
  279. "run nfsargs addip addtty addmisc;bootm\0" \
  280. "rootpath=/opt/eldk/ppc_4xxFP\0" \
  281. "bootfile=/tftpboot/lwmon5/uImage\0" \
  282. "kernel_addr=FC000000\0" \
  283. "ramdisk_addr=FC180000\0" \
  284. "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
  285. "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
  286. "cp.b 200000 FFF80000 80000\0" \
  287. "upd=run load update\0" \
  288. "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \
  289. "autoscr 200000\0" \
  290. ""
  291. #define CONFIG_BOOTCOMMAND "run flash_self"
  292. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  293. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  294. #define CONFIG_PPC4xx_EMAC
  295. #define CONFIG_IBM_EMAC4_V4 1
  296. #define CONFIG_MII 1 /* MII PHY management */
  297. #define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
  298. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  299. #define CONFIG_PHY_RESET_DELAY 300
  300. #define CONFIG_HAS_ETH0
  301. #define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  302. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  303. #define CONFIG_PHY1_ADDR 1
  304. /* Video console */
  305. #define CONFIG_VIDEO_MB862xx
  306. #define CONFIG_VIDEO_MB862xx_ACCEL
  307. #define CONFIG_VIDEO_LOGO
  308. #define VIDEO_FB_16BPP_PIXEL_SWAP
  309. #define VIDEO_FB_16BPP_WORD_SWAP
  310. #define CONFIG_SPLASH_SCREEN
  311. /*
  312. * USB/EHCI
  313. */
  314. #define CONFIG_USB_EHCI /* Enable EHCI USB support */
  315. #define CONFIG_USB_EHCI_PPC4XX /* on PPC4xx platform */
  316. #define CONFIG_SYS_PPC4XX_USB_ADDR 0xe0000300
  317. #define CONFIG_EHCI_MMIO_BIG_ENDIAN
  318. #define CONFIG_EHCI_DESC_BIG_ENDIAN
  319. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* re-init HCD after CMD_RESET */
  320. /* Partitions */
  321. #define CONFIG_MAC_PARTITION
  322. #define CONFIG_DOS_PARTITION
  323. #define CONFIG_ISO_PARTITION
  324. /*
  325. * BOOTP options
  326. */
  327. #define CONFIG_BOOTP_BOOTFILESIZE
  328. #define CONFIG_BOOTP_BOOTPATH
  329. #define CONFIG_BOOTP_GATEWAY
  330. #define CONFIG_BOOTP_HOSTNAME
  331. /*
  332. * Command line configuration.
  333. */
  334. #define CONFIG_CMD_DATE
  335. #define CONFIG_CMD_DIAG
  336. #define CONFIG_CMD_EEPROM
  337. #define CONFIG_CMD_IRQ
  338. #define CONFIG_CMD_REGINFO
  339. #define CONFIG_CMD_SDRAM
  340. #ifdef CONFIG_VIDEO
  341. #define CONFIG_CMD_BMP
  342. #endif
  343. #ifdef CONFIG_440EPX
  344. #endif
  345. /*
  346. * Miscellaneous configurable options
  347. */
  348. #define CONFIG_SUPPORT_VFAT
  349. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  350. #if defined(CONFIG_CMD_KGDB)
  351. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  352. #else
  353. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  354. #endif
  355. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  356. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  357. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  358. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  359. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  360. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  361. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  362. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  363. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  364. #ifndef DEBUG
  365. #define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
  366. #endif
  367. #define CONFIG_WD_PERIOD 40000 /* in usec */
  368. #define CONFIG_WD_MAX_RATE 66600 /* in ticks */
  369. /*
  370. * For booting Linux, the board info and command line data
  371. * have to be in the first 16 MB of memory, since this is
  372. * the maximum mapped by the 40x Linux kernel during initialization.
  373. */
  374. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */
  375. #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
  376. /*
  377. * External Bus Controller (EBC) Setup
  378. */
  379. #define CONFIG_SYS_FLASH CONFIG_SYS_FLASH_BASE
  380. /* Memory Bank 0 (NOR-FLASH) initialization */
  381. #define CONFIG_SYS_EBC_PB0AP 0x03000280
  382. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH | 0xfc000)
  383. /* Memory Bank 1 (Lime) initialization */
  384. #define CONFIG_SYS_EBC_PB1AP 0x01004380
  385. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_LIME_BASE_0 | 0xbc000)
  386. /* Memory Bank 2 (FPGA) initialization */
  387. #define CONFIG_SYS_EBC_PB2AP 0x01004400
  388. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA_BASE_0 | 0x1c000)
  389. /* Memory Bank 3 (FPGA2) initialization */
  390. #define CONFIG_SYS_EBC_PB3AP 0x01004400
  391. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_FPGA_BASE_1 | 0x1c000)
  392. #define CONFIG_SYS_EBC_CFG 0xb8400000
  393. /*
  394. * Graphics (Fujitsu Lime)
  395. */
  396. /* SDRAM Clock frequency adjustment register */
  397. #define CONFIG_SYS_LIME_SDRAM_CLOCK 0xC1FC0038
  398. #if 1 /* 133MHz is not tested enough, use 100MHz for now */
  399. /* Lime Clock frequency is to set 100MHz */
  400. #define CONFIG_SYS_LIME_CLOCK_100MHZ 0x00000
  401. #else
  402. /* Lime Clock frequency for 133MHz */
  403. #define CONFIG_SYS_LIME_CLOCK_133MHZ 0x10000
  404. #endif
  405. /* SDRAM Parameter register */
  406. #define CONFIG_SYS_LIME_MMR 0xC1FCFFFC
  407. /*
  408. * SDRAM parameter value; was 0x414FB7F2, caused several vertical bars
  409. * and pixel flare on display when 133MHz was configured. According to
  410. * SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed
  411. * Grade
  412. */
  413. #ifdef CONFIG_SYS_LIME_CLOCK_133MHZ
  414. #define CONFIG_SYS_MB862xx_MMR 0x414FB7F3
  415. #define CONFIG_SYS_MB862xx_CCF CONFIG_SYS_LIME_CLOCK_133MHZ
  416. #else
  417. #define CONFIG_SYS_MB862xx_MMR 0x414FB7F2
  418. #define CONFIG_SYS_MB862xx_CCF CONFIG_SYS_LIME_CLOCK_100MHZ
  419. #endif
  420. /*
  421. * GPIO Setup
  422. */
  423. #define CONFIG_SYS_GPIO_PHY1_RST 12
  424. #define CONFIG_SYS_GPIO_FLASH_WP 14
  425. #define CONFIG_SYS_GPIO_PHY0_RST 22
  426. #define CONFIG_SYS_GPIO_PERM_VOLT_FEED 49
  427. #define CONFIG_SYS_GPIO_DSPIC_READY 51
  428. #define CONFIG_SYS_GPIO_CAN_ENABLE 53
  429. #define CONFIG_SYS_GPIO_LSB_ENABLE 54
  430. #define CONFIG_SYS_GPIO_EEPROM_EXT_WP 55
  431. #define CONFIG_SYS_GPIO_HIGHSIDE 56
  432. #define CONFIG_SYS_GPIO_EEPROM_INT_WP 57
  433. #define CONFIG_SYS_GPIO_BOARD_RESET 58
  434. #define CONFIG_SYS_GPIO_LIME_S 59
  435. #define CONFIG_SYS_GPIO_LIME_RST 60
  436. #define CONFIG_SYS_GPIO_SYSMON_STATUS 62
  437. #define CONFIG_SYS_GPIO_WATCHDOG 63
  438. #define GPIO49_VAL 1
  439. /*
  440. * PPC440 GPIO Configuration
  441. */
  442. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  443. { \
  444. /* GPIO Core 0 */ \
  445. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
  446. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
  447. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
  448. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
  449. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
  450. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
  451. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
  452. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
  453. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
  454. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
  455. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
  456. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
  457. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
  458. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
  459. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
  460. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO15 */ \
  461. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
  462. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
  463. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
  464. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
  465. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
  466. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
  467. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
  468. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
  469. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
  470. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
  471. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
  472. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
  473. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
  474. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
  475. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
  476. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
  477. }, \
  478. { \
  479. /* GPIO Core 1 */ \
  480. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
  481. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
  482. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  483. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  484. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
  485. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
  486. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  487. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  488. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
  489. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
  490. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
  491. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
  492. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
  493. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
  494. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
  495. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
  496. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
  497. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO49_VAL}, /* GPIO49 Unselect via TraceSelect Bit */ \
  498. {GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  499. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  500. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  501. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  502. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  503. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
  504. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  505. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
  506. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  507. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  508. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  509. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  510. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  511. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  512. } \
  513. }
  514. #if defined(CONFIG_CMD_KGDB)
  515. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  516. #endif
  517. #endif /* __CONFIG_H */