luan.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * (C) Copyright 2005
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. * John Otken, jotken@softadvances.com
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /************************************************************************
  9. * luan.h - configuration for LUAN board
  10. ***********************************************************************/
  11. #ifndef __CONFIG_H
  12. #define __CONFIG_H
  13. /*-----------------------------------------------------------------------
  14. * High Level Configuration Options
  15. *----------------------------------------------------------------------*/
  16. #define CONFIG_LUAN 1 /* Board is Luan */
  17. #define CONFIG_440SP 1 /* Specific PPC440SP support */
  18. #define CONFIG_440 1
  19. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  20. #define CONFIG_SYS_TEXT_BASE 0xFFFB0000
  21. /*
  22. * Include common defines/options for all AMCC eval boards
  23. */
  24. #define CONFIG_HOSTNAME luan
  25. #include "amcc-common.h"
  26. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  27. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  28. /*-----------------------------------------------------------------------
  29. * Base addresses -- Note these are effective addresses where the
  30. * actual resources get mapped (not physical addresses)
  31. *----------------------------------------------------------------------*/
  32. #define CONFIG_SYS_LARGE_FLASH 0xffc00000 /* 4MB flash address CS0 */
  33. #define CONFIG_SYS_SMALL_FLASH 0xff900000 /* 1MB flash address CS2 */
  34. #define CONFIG_SYS_SRAM_BASE 0xff800000 /* 1MB SRAM address CS2 */
  35. #define CONFIG_SYS_SRAM_SIZE (1 << 20)
  36. #define CONFIG_SYS_EPLD_BASE 0xff000000 /* EPLD and FRAM CS1 */
  37. #define CONFIG_SYS_ISRAM_BASE 0xf8000000 /* internal 8k SRAM (L2 cache) */
  38. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  39. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  40. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
  41. #if CONFIG_SYS_LARGE_FLASH == 0xffc00000
  42. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LARGE_FLASH
  43. #else
  44. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_SMALL_FLASH
  45. #endif
  46. #if CONFIG_SYS_SRAM_BASE
  47. #define CONFIG_SYS_KBYTES_SDRAM 1024*2
  48. #else
  49. #define CONFIG_SYS_KBYTES_SDRAM 1024
  50. #endif
  51. /*-----------------------------------------------------------------------
  52. * Initial RAM & stack pointer (placed in SDRAM)
  53. *----------------------------------------------------------------------*/
  54. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE
  55. #define CONFIG_SYS_INIT_RAM_SIZE (8 << 10)
  56. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  57. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  58. /*-----------------------------------------------------------------------
  59. * Serial Port
  60. *----------------------------------------------------------------------*/
  61. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  62. #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* external 11.059MHz clk */
  63. /*-----------------------------------------------------------------------
  64. * Environment
  65. *----------------------------------------------------------------------*/
  66. /*
  67. * Define here the location of the environment variables (FLASH or EEPROM).
  68. * Note: DENX encourages to use redundant environment in FLASH.
  69. */
  70. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  71. /*-----------------------------------------------------------------------
  72. * FLASH related
  73. *----------------------------------------------------------------------*/
  74. #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* max number of memory banks */
  75. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  76. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  77. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  78. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  79. #define CONFIG_SYS_FLASH_ADDR0 0x555
  80. #define CONFIG_SYS_FLASH_ADDR1 0x2aa
  81. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
  82. #ifdef CONFIG_ENV_IS_IN_FLASH
  83. #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  84. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  85. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  86. /* Address and size of Redundant Environment Sector */
  87. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  88. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  89. #endif /* CONFIG_ENV_IS_IN_FLASH */
  90. /*-----------------------------------------------------------------------
  91. * DDR SDRAM
  92. *----------------------------------------------------------------------*/
  93. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  94. #define SPD_EEPROM_ADDRESS {0x53, 0x52} /* SPD i2c spd addresses*/
  95. #define CONFIG_DDR_ECC 1 /* with ECC support */
  96. /*-----------------------------------------------------------------------
  97. * I2C
  98. *----------------------------------------------------------------------*/
  99. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  100. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  101. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  102. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  103. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  104. /*
  105. * Default environment variables
  106. */
  107. #define CONFIG_EXTRA_ENV_SETTINGS \
  108. CONFIG_AMCC_DEF_ENV \
  109. CONFIG_AMCC_DEF_ENV_PPC \
  110. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  111. "kernel_addr=fc000000\0" \
  112. "ramdisk_addr=fc100000\0" \
  113. ""
  114. #define CONFIG_HAS_ETH0
  115. #define CONFIG_PHY_ADDR 1
  116. #define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
  117. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  118. #ifdef DEBUG
  119. #define CONFIG_PANIC_HANG
  120. #else
  121. #define CONFIG_HW_WATCHDOG /* watchdog */
  122. #endif
  123. /*
  124. * Commands additional to the ones defined in amcc-common.h
  125. */
  126. #define CONFIG_CMD_PCI
  127. #define CONFIG_CMD_SDRAM
  128. /*-----------------------------------------------------------------------
  129. * PCI stuff
  130. *-----------------------------------------------------------------------
  131. */
  132. #if defined(CONFIG_CMD_PCI)
  133. /* General PCI */
  134. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  135. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  136. /* Board-specific PCI */
  137. #define CONFIG_SYS_PCI_TARGET_INIT
  138. #undef CONFIG_SYS_PCI_MASTER_INIT
  139. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  140. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x4403 /* whatever */
  141. #endif
  142. #endif /* __CONFIG_H */