ls2080ardb.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /*
  2. * Copyright 2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __LS2_RDB_H
  7. #define __LS2_RDB_H
  8. #include "ls2080a_common.h"
  9. #undef CONFIG_CONS_INDEX
  10. #define CONFIG_CONS_INDEX 2
  11. #define I2C_MUX_CH_VOL_MONITOR 0xa
  12. #define I2C_VOL_MONITOR_ADDR 0x38
  13. #define CONFIG_VOL_MONITOR_IR36021_READ
  14. #define CONFIG_VOL_MONITOR_IR36021_SET
  15. #define CONFIG_VID_FLS_ENV "ls2080ardb_vdd_mv"
  16. #ifndef CONFIG_SPL_BUILD
  17. #define CONFIG_VID
  18. #endif
  19. /* step the IR regulator in 5mV increments */
  20. #define IR_VDD_STEP_DOWN 5
  21. #define IR_VDD_STEP_UP 5
  22. /* The lowest and highest voltage allowed for LS2080ARDB */
  23. #define VDD_MV_MIN 819
  24. #define VDD_MV_MAX 1212
  25. #ifndef __ASSEMBLY__
  26. unsigned long get_board_sys_clk(void);
  27. #endif
  28. #define CONFIG_SYS_FSL_CLK
  29. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
  30. #define CONFIG_DDR_CLK_FREQ 133333333
  31. #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
  32. #define CONFIG_DDR_SPD
  33. #define CONFIG_DDR_ECC
  34. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  35. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  36. #define SPD_EEPROM_ADDRESS1 0x51
  37. #define SPD_EEPROM_ADDRESS2 0x52
  38. #define SPD_EEPROM_ADDRESS3 0x53
  39. #define SPD_EEPROM_ADDRESS4 0x54
  40. #define SPD_EEPROM_ADDRESS5 0x55
  41. #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
  42. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
  43. #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
  44. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  45. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  46. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  47. #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
  48. #endif
  49. #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
  50. /* SATA */
  51. #define CONFIG_LIBATA
  52. #define CONFIG_SCSI_AHCI
  53. #define CONFIG_SCSI_AHCI_PLAT
  54. #define CONFIG_SCSI
  55. #define CONFIG_DOS_PARTITION
  56. #define CONFIG_BOARD_LATE_INIT
  57. #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
  58. #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
  59. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
  60. #define CONFIG_SYS_SCSI_MAX_LUN 1
  61. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
  62. CONFIG_SYS_SCSI_MAX_LUN)
  63. /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
  64. #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
  65. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  66. #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
  67. #define CONFIG_SYS_NOR0_CSPR \
  68. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  69. CSPR_PORT_SIZE_16 | \
  70. CSPR_MSEL_NOR | \
  71. CSPR_V)
  72. #define CONFIG_SYS_NOR0_CSPR_EARLY \
  73. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
  74. CSPR_PORT_SIZE_16 | \
  75. CSPR_MSEL_NOR | \
  76. CSPR_V)
  77. #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
  78. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  79. FTIM0_NOR_TEADC(0x5) | \
  80. FTIM0_NOR_TEAHC(0x5))
  81. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  82. FTIM1_NOR_TRAD_NOR(0x1a) |\
  83. FTIM1_NOR_TSEQRAD_NOR(0x13))
  84. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  85. FTIM2_NOR_TCH(0x4) | \
  86. FTIM2_NOR_TWPH(0x0E) | \
  87. FTIM2_NOR_TWP(0x1c))
  88. #define CONFIG_SYS_NOR_FTIM3 0x04000000
  89. #define CONFIG_SYS_IFC_CCR 0x01000000
  90. #ifndef CONFIG_SYS_NO_FLASH
  91. #define CONFIG_FLASH_CFI_DRIVER
  92. #define CONFIG_SYS_FLASH_CFI
  93. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  94. #define CONFIG_SYS_FLASH_QUIET_TEST
  95. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  96. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  97. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  98. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  99. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  100. #define CONFIG_SYS_FLASH_EMPTY_INFO
  101. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
  102. CONFIG_SYS_FLASH_BASE + 0x40000000}
  103. #endif
  104. #define CONFIG_NAND_FSL_IFC
  105. #define CONFIG_SYS_NAND_MAX_ECCPOS 256
  106. #define CONFIG_SYS_NAND_MAX_OOBFREE 2
  107. #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
  108. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  109. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  110. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  111. | CSPR_V)
  112. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
  113. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  114. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  115. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  116. | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
  117. | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
  118. | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
  119. | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
  120. #define CONFIG_SYS_NAND_ONFI_DETECTION
  121. /* ONFI NAND Flash mode0 Timing Params */
  122. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
  123. FTIM0_NAND_TWP(0x30) | \
  124. FTIM0_NAND_TWCHT(0x0e) | \
  125. FTIM0_NAND_TWH(0x14))
  126. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
  127. FTIM1_NAND_TWBE(0xab) | \
  128. FTIM1_NAND_TRR(0x1c) | \
  129. FTIM1_NAND_TRP(0x30))
  130. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
  131. FTIM2_NAND_TREH(0x14) | \
  132. FTIM2_NAND_TWHRE(0x3c))
  133. #define CONFIG_SYS_NAND_FTIM3 0x0
  134. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  135. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  136. #define CONFIG_MTD_NAND_VERIFY_WRITE
  137. #define CONFIG_CMD_NAND
  138. #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
  139. #define CONFIG_FSL_QIXIS /* use common QIXIS code */
  140. #define QIXIS_LBMAP_SWITCH 0x06
  141. #define QIXIS_LBMAP_MASK 0x0f
  142. #define QIXIS_LBMAP_SHIFT 0
  143. #define QIXIS_LBMAP_DFLTBANK 0x00
  144. #define QIXIS_LBMAP_ALTBANK 0x04
  145. #define QIXIS_LBMAP_NAND 0x09
  146. #define QIXIS_RST_CTL_RESET 0x31
  147. #define QIXIS_RST_CTL_RESET_EN 0x30
  148. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  149. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  150. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  151. #define QIXIS_RCW_SRC_NAND 0x119
  152. #define QIXIS_RST_FORCE_MEM 0x01
  153. #define CONFIG_SYS_CSPR3_EXT (0x0)
  154. #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
  155. | CSPR_PORT_SIZE_8 \
  156. | CSPR_MSEL_GPCM \
  157. | CSPR_V)
  158. #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
  159. | CSPR_PORT_SIZE_8 \
  160. | CSPR_MSEL_GPCM \
  161. | CSPR_V)
  162. #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
  163. #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
  164. /* QIXIS Timing parameters for IFC CS3 */
  165. #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  166. FTIM0_GPCM_TEADC(0x0e) | \
  167. FTIM0_GPCM_TEAHC(0x0e))
  168. #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
  169. FTIM1_GPCM_TRAD(0x3f))
  170. #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
  171. FTIM2_GPCM_TCH(0xf) | \
  172. FTIM2_GPCM_TWP(0x3E))
  173. #define CONFIG_SYS_CS3_FTIM3 0x0
  174. #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
  175. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
  176. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
  177. #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
  178. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  179. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  180. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  181. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  182. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  183. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  184. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  185. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  186. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  187. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  188. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  189. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  190. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  191. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  192. #define CONFIG_ENV_IS_IN_NAND
  193. #define CONFIG_ENV_OFFSET (2048 * 1024)
  194. #define CONFIG_ENV_SECT_SIZE 0x20000
  195. #define CONFIG_ENV_SIZE 0x2000
  196. #define CONFIG_SPL_PAD_TO 0x80000
  197. #define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024)
  198. #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
  199. #else
  200. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  201. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
  202. #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
  203. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  204. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  205. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  206. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  207. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  208. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  209. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  210. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  211. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  212. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  213. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  214. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  215. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  216. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  217. #define CONFIG_ENV_IS_IN_FLASH
  218. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
  219. #define CONFIG_ENV_SECT_SIZE 0x20000
  220. #define CONFIG_ENV_SIZE 0x2000
  221. #endif
  222. /* Debug Server firmware */
  223. #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
  224. #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
  225. #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
  226. /*
  227. * I2C
  228. */
  229. #define I2C_MUX_PCA_ADDR 0x75
  230. #define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
  231. /* I2C bus multiplexer */
  232. #define I2C_MUX_CH_DEFAULT 0x8
  233. /* SPI */
  234. #ifdef CONFIG_FSL_DSPI
  235. #define CONFIG_SPI_FLASH
  236. #define CONFIG_SPI_FLASH_BAR
  237. #define CONFIG_SPI_FLASH_STMICRO
  238. #endif
  239. /*
  240. * RTC configuration
  241. */
  242. #define RTC
  243. #define CONFIG_RTC_DS3231 1
  244. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  245. #define CONFIG_CMD_DATE
  246. /* EEPROM */
  247. #define CONFIG_ID_EEPROM
  248. #define CONFIG_CMD_EEPROM
  249. #define CONFIG_SYS_I2C_EEPROM_NXID
  250. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  251. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  252. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  253. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  254. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  255. #define CONFIG_FSL_MEMAC
  256. #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
  257. #ifdef CONFIG_PCI
  258. #define CONFIG_PCI_SCAN_SHOW
  259. #define CONFIG_CMD_PCI
  260. #endif
  261. /* MMC */
  262. #ifdef CONFIG_MMC
  263. #define CONFIG_FSL_ESDHC
  264. #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  265. #define CONFIG_GENERIC_MMC
  266. #define CONFIG_DOS_PARTITION
  267. #endif
  268. #define CONFIG_MISC_INIT_R
  269. /*
  270. * USB
  271. */
  272. #define CONFIG_HAS_FSL_XHCI_USB
  273. #define CONFIG_USB_XHCI_FSL
  274. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  275. #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
  276. #undef CONFIG_CMDLINE_EDITING
  277. #include <config_distro_defaults.h>
  278. #define BOOT_TARGET_DEVICES(func) \
  279. func(USB, usb, 0) \
  280. func(MMC, mmc, 0) \
  281. func(SCSI, scsi, 0) \
  282. func(DHCP, dhcp, na)
  283. #include <config_distro_bootcmd.h>
  284. /* Initial environment variables */
  285. #undef CONFIG_EXTRA_ENV_SETTINGS
  286. #define CONFIG_EXTRA_ENV_SETTINGS \
  287. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  288. "scriptaddr=0x80800000\0" \
  289. "kernel_addr_r=0x81000000\0" \
  290. "pxefile_addr_r=0x81000000\0" \
  291. "fdt_addr_r=0x88000000\0" \
  292. "ramdisk_addr_r=0x89000000\0" \
  293. "loadaddr=0x80100000\0" \
  294. "kernel_addr=0x100000\0" \
  295. "ramdisk_addr=0x800000\0" \
  296. "ramdisk_size=0x2000000\0" \
  297. "fdt_high=0xa0000000\0" \
  298. "initrd_high=0xffffffffffffffff\0" \
  299. "kernel_start=0x581100000\0" \
  300. "kernel_load=0xa0000000\0" \
  301. "kernel_size=0x2800000\0" \
  302. "fdtfile=fsl-ls2080a-rdb.dtb\0" \
  303. "mcinitcmd=fsl_mc start mc 0x580300000" \
  304. " 0x580800000 \0" \
  305. BOOTENV
  306. #undef CONFIG_BOOTARGS
  307. #define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \
  308. "earlycon=uart8250,mmio,0x21c0600 " \
  309. "ramdisk_size=0x2000000 default_hugepagesz=2m" \
  310. " hugepagesz=2m hugepages=256"
  311. #undef CONFIG_BOOTCOMMAND
  312. /* Try to boot an on-NOR kernel first, then do normal distro boot */
  313. #define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x580700000" \
  314. " && cp.b $kernel_start $kernel_load $kernel_size" \
  315. " && bootm $kernel_load" \
  316. " || run distro_bootcmd"
  317. /* MAC/PHY configuration */
  318. #ifdef CONFIG_FSL_MC_ENET
  319. #define CONFIG_PHYLIB_10G
  320. #define CONFIG_PHY_AQUANTIA
  321. #define CONFIG_PHY_CORTINA
  322. #define CONFIG_PHYLIB
  323. #define CONFIG_SYS_CORTINA_FW_IN_NOR
  324. #define CONFIG_CORTINA_FW_ADDR 0x581000000
  325. #define CONFIG_CORTINA_FW_LENGTH 0x40000
  326. #define CORTINA_PHY_ADDR1 0x10
  327. #define CORTINA_PHY_ADDR2 0x11
  328. #define CORTINA_PHY_ADDR3 0x12
  329. #define CORTINA_PHY_ADDR4 0x13
  330. #define AQ_PHY_ADDR1 0x00
  331. #define AQ_PHY_ADDR2 0x01
  332. #define AQ_PHY_ADDR3 0x02
  333. #define AQ_PHY_ADDR4 0x03
  334. #define AQR405_IRQ_MASK 0x36
  335. #define CONFIG_MII
  336. #define CONFIG_ETHPRIME "DPMAC1@xgmii"
  337. #define CONFIG_PHY_GIGE
  338. #define CONFIG_PHY_AQUANTIA
  339. #endif
  340. #include <asm/fsl_secure_boot.h>
  341. #endif /* __LS2_RDB_H */