ls2080aqds.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. /*
  2. * Copyright 2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __LS2_QDS_H
  7. #define __LS2_QDS_H
  8. #include "ls2080a_common.h"
  9. #ifndef __ASSEMBLY__
  10. unsigned long get_board_sys_clk(void);
  11. unsigned long get_board_ddr_clk(void);
  12. #endif
  13. #define CONFIG_SYS_FSL_CLK
  14. #ifdef CONFIG_FSL_QSPI
  15. #define CONFIG_SYS_NO_FLASH
  16. #undef CONFIG_CMD_IMLS
  17. #define CONFIG_QIXIS_I2C_ACCESS
  18. #define CONFIG_SYS_I2C_EARLY_INIT
  19. #define CONFIG_SYS_I2C_IFDR_DIV 0x7e
  20. #endif
  21. #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
  22. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
  23. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  24. #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
  25. #define CONFIG_DDR_SPD
  26. #define CONFIG_DDR_ECC
  27. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  28. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  29. #define SPD_EEPROM_ADDRESS1 0x51
  30. #define SPD_EEPROM_ADDRESS2 0x52
  31. #define SPD_EEPROM_ADDRESS3 0x53
  32. #define SPD_EEPROM_ADDRESS4 0x54
  33. #define SPD_EEPROM_ADDRESS5 0x55
  34. #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
  35. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
  36. #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
  37. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  38. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  39. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  40. #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
  41. #endif
  42. #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
  43. /* SATA */
  44. #define CONFIG_LIBATA
  45. #define CONFIG_SCSI_AHCI
  46. #define CONFIG_SCSI_AHCI_PLAT
  47. #define CONFIG_SCSI
  48. #define CONFIG_DOS_PARTITION
  49. #define CONFIG_BOARD_LATE_INIT
  50. #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
  51. #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
  52. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
  53. #define CONFIG_SYS_SCSI_MAX_LUN 1
  54. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
  55. CONFIG_SYS_SCSI_MAX_LUN)
  56. /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
  57. #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
  58. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  59. #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
  60. #define CONFIG_SYS_NOR0_CSPR \
  61. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  62. CSPR_PORT_SIZE_16 | \
  63. CSPR_MSEL_NOR | \
  64. CSPR_V)
  65. #define CONFIG_SYS_NOR0_CSPR_EARLY \
  66. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
  67. CSPR_PORT_SIZE_16 | \
  68. CSPR_MSEL_NOR | \
  69. CSPR_V)
  70. #define CONFIG_SYS_NOR1_CSPR \
  71. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
  72. CSPR_PORT_SIZE_16 | \
  73. CSPR_MSEL_NOR | \
  74. CSPR_V)
  75. #define CONFIG_SYS_NOR1_CSPR_EARLY \
  76. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
  77. CSPR_PORT_SIZE_16 | \
  78. CSPR_MSEL_NOR | \
  79. CSPR_V)
  80. #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
  81. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  82. FTIM0_NOR_TEADC(0x5) | \
  83. FTIM0_NOR_TEAHC(0x5))
  84. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  85. FTIM1_NOR_TRAD_NOR(0x1a) |\
  86. FTIM1_NOR_TSEQRAD_NOR(0x13))
  87. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  88. FTIM2_NOR_TCH(0x4) | \
  89. FTIM2_NOR_TWPH(0x0E) | \
  90. FTIM2_NOR_TWP(0x1c))
  91. #define CONFIG_SYS_NOR_FTIM3 0x04000000
  92. #define CONFIG_SYS_IFC_CCR 0x01000000
  93. #ifndef CONFIG_SYS_NO_FLASH
  94. #define CONFIG_FLASH_CFI_DRIVER
  95. #define CONFIG_SYS_FLASH_CFI
  96. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  97. #define CONFIG_SYS_FLASH_QUIET_TEST
  98. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  99. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  100. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  101. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  102. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  103. #define CONFIG_SYS_FLASH_EMPTY_INFO
  104. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
  105. CONFIG_SYS_FLASH_BASE + 0x40000000}
  106. #endif
  107. #define CONFIG_NAND_FSL_IFC
  108. #define CONFIG_SYS_NAND_MAX_ECCPOS 256
  109. #define CONFIG_SYS_NAND_MAX_OOBFREE 2
  110. #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
  111. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  112. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  113. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  114. | CSPR_V)
  115. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
  116. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  117. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  118. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  119. | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
  120. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  121. | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
  122. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  123. #define CONFIG_SYS_NAND_ONFI_DETECTION
  124. /* ONFI NAND Flash mode0 Timing Params */
  125. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  126. FTIM0_NAND_TWP(0x18) | \
  127. FTIM0_NAND_TWCHT(0x07) | \
  128. FTIM0_NAND_TWH(0x0a))
  129. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  130. FTIM1_NAND_TWBE(0x39) | \
  131. FTIM1_NAND_TRR(0x0e) | \
  132. FTIM1_NAND_TRP(0x18))
  133. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  134. FTIM2_NAND_TREH(0x0a) | \
  135. FTIM2_NAND_TWHRE(0x1e))
  136. #define CONFIG_SYS_NAND_FTIM3 0x0
  137. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  138. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  139. #define CONFIG_MTD_NAND_VERIFY_WRITE
  140. #define CONFIG_CMD_NAND
  141. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  142. #define CONFIG_FSL_QIXIS /* use common QIXIS code */
  143. #define QIXIS_LBMAP_SWITCH 0x06
  144. #define QIXIS_LBMAP_MASK 0x0f
  145. #define QIXIS_LBMAP_SHIFT 0
  146. #define QIXIS_LBMAP_DFLTBANK 0x00
  147. #define QIXIS_LBMAP_ALTBANK 0x04
  148. #define QIXIS_LBMAP_NAND 0x09
  149. #define QIXIS_LBMAP_QSPI 0x0f
  150. #define QIXIS_RST_CTL_RESET 0x31
  151. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  152. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  153. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  154. #define QIXIS_RCW_SRC_NAND 0x107
  155. #define QIXIS_RCW_SRC_QSPI 0x62
  156. #define QIXIS_RST_FORCE_MEM 0x01
  157. #define CONFIG_SYS_CSPR3_EXT (0x0)
  158. #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
  159. | CSPR_PORT_SIZE_8 \
  160. | CSPR_MSEL_GPCM \
  161. | CSPR_V)
  162. #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
  163. | CSPR_PORT_SIZE_8 \
  164. | CSPR_MSEL_GPCM \
  165. | CSPR_V)
  166. #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
  167. #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
  168. /* QIXIS Timing parameters for IFC CS3 */
  169. #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  170. FTIM0_GPCM_TEADC(0x0e) | \
  171. FTIM0_GPCM_TEAHC(0x0e))
  172. #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
  173. FTIM1_GPCM_TRAD(0x3f))
  174. #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
  175. FTIM2_GPCM_TCH(0xf) | \
  176. FTIM2_GPCM_TWP(0x3E))
  177. #define CONFIG_SYS_CS3_FTIM3 0x0
  178. #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
  179. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  180. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY
  181. #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR
  182. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  183. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  184. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  185. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  186. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  187. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  188. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
  189. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY
  190. #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR
  191. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK_EARLY
  192. #define CONFIG_SYS_AMASK2_FINAL CONFIG_SYS_NOR_AMASK
  193. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  194. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  195. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  196. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  197. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  198. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  199. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  200. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  201. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  202. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  203. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  204. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  205. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  206. #define CONFIG_ENV_IS_IN_NAND
  207. #define CONFIG_ENV_OFFSET (896 * 1024)
  208. #define CONFIG_ENV_SECT_SIZE 0x20000
  209. #define CONFIG_ENV_SIZE 0x2000
  210. #define CONFIG_SPL_PAD_TO 0x20000
  211. #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 * 1024)
  212. #define CONFIG_SYS_NAND_U_BOOT_SIZE (640 * 1024)
  213. #else
  214. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  215. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
  216. #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
  217. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  218. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  219. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  220. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  221. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  222. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  223. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  224. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
  225. #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
  226. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
  227. #define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
  228. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  229. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  230. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  231. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  232. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  233. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  234. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  235. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  236. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  237. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  238. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  239. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  240. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  241. #if defined(CONFIG_QSPI_BOOT)
  242. #define CONFIG_SYS_TEXT_BASE 0x20010000
  243. #define CONFIG_ENV_IS_IN_SPI_FLASH
  244. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  245. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  246. #define CONFIG_ENV_SECT_SIZE 0x10000
  247. #else
  248. #define CONFIG_ENV_IS_IN_FLASH
  249. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
  250. #define CONFIG_ENV_SECT_SIZE 0x20000
  251. #define CONFIG_ENV_SIZE 0x2000
  252. #endif
  253. #endif
  254. /* Debug Server firmware */
  255. #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
  256. #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
  257. #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
  258. /*
  259. * I2C
  260. */
  261. #define I2C_MUX_PCA_ADDR 0x77
  262. #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
  263. /* I2C bus multiplexer */
  264. #define I2C_MUX_CH_DEFAULT 0x8
  265. /* SPI */
  266. #if defined(CONFIG_FSL_QSPI) || defined(CONFIG_FSL_DSPI)
  267. #define CONFIG_SPI_FLASH
  268. #ifdef CONFIG_FSL_DSPI
  269. #define CONFIG_SPI_FLASH_STMICRO
  270. #define CONFIG_SPI_FLASH_SST
  271. #define CONFIG_SPI_FLASH_EON
  272. #endif
  273. #ifdef CONFIG_FSL_QSPI
  274. #define CONFIG_SPI_FLASH_SPANSION
  275. #define FSL_QSPI_FLASH_SIZE (1 << 26) /* 64MB */
  276. #define FSL_QSPI_FLASH_NUM 4
  277. #endif
  278. /*
  279. * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
  280. * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
  281. * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
  282. */
  283. #define FSL_QIXIS_BRDCFG9_QSPI 0x1
  284. #endif
  285. /*
  286. * MMC
  287. */
  288. #ifdef CONFIG_MMC
  289. #define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
  290. QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
  291. #endif
  292. /*
  293. * RTC configuration
  294. */
  295. #define RTC
  296. #define CONFIG_RTC_DS3231 1
  297. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  298. #define CONFIG_CMD_DATE
  299. /* EEPROM */
  300. #define CONFIG_ID_EEPROM
  301. #define CONFIG_CMD_EEPROM
  302. #define CONFIG_SYS_I2C_EEPROM_NXID
  303. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  304. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  305. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  306. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  307. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  308. #define CONFIG_FSL_MEMAC
  309. #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
  310. #ifdef CONFIG_PCI
  311. #define CONFIG_PCI_SCAN_SHOW
  312. #define CONFIG_CMD_PCI
  313. #endif
  314. /* MMC */
  315. #ifdef CONFIG_MMC
  316. #define CONFIG_FSL_ESDHC
  317. #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  318. #define CONFIG_GENERIC_MMC
  319. #define CONFIG_DOS_PARTITION
  320. #endif
  321. /* Initial environment variables */
  322. #undef CONFIG_EXTRA_ENV_SETTINGS
  323. #define CONFIG_EXTRA_ENV_SETTINGS \
  324. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  325. "loadaddr=0x80100000\0" \
  326. "kernel_addr=0x100000\0" \
  327. "ramdisk_addr=0x800000\0" \
  328. "ramdisk_size=0x2000000\0" \
  329. "fdt_high=0xa0000000\0" \
  330. "initrd_high=0xffffffffffffffff\0" \
  331. "kernel_start=0x581100000\0" \
  332. "kernel_load=0xa0000000\0" \
  333. "kernel_size=0x2800000\0" \
  334. "mcinitcmd=fsl_mc start mc 0x580300000" \
  335. " 0x580800000 \0"
  336. #ifdef CONFIG_FSL_MC_ENET
  337. #define CONFIG_FSL_MEMAC
  338. #define CONFIG_PHYLIB
  339. #define CONFIG_PHYLIB_10G
  340. #define CONFIG_PHY_VITESSE
  341. #define CONFIG_PHY_REALTEK
  342. #define CONFIG_PHY_TERANETICS
  343. #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
  344. #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
  345. #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
  346. #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
  347. #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
  348. #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
  349. #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
  350. #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
  351. #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
  352. #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
  353. #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
  354. #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
  355. #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
  356. #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
  357. #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
  358. #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
  359. #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
  360. #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
  361. #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
  362. #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
  363. #define CONFIG_MII /* MII PHY management */
  364. #define CONFIG_ETHPRIME "DPMAC1@xgmii"
  365. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  366. #endif
  367. /*
  368. * USB
  369. */
  370. #define CONFIG_HAS_FSL_XHCI_USB
  371. #define CONFIG_USB_XHCI_FSL
  372. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
  373. #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
  374. #include <asm/fsl_secure_boot.h>
  375. #endif /* __LS2_QDS_H */