ls1046ardb.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * Copyright 2016 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __LS1046ARDB_H__
  7. #define __LS1046ARDB_H__
  8. #include "ls1046a_common.h"
  9. #if defined(CONFIG_FSL_LS_PPA)
  10. #define CONFIG_ARMV8_PSCI
  11. #define CONFIG_ARMV8_SEC_FIRMWARE_SUPPORT
  12. #define CONFIG_SYS_LS_PPA_DRAM_BLOCK_MIN_SIZE (1UL * 1024 * 1024)
  13. #define CONFIG_SYS_LS_PPA_FW_IN_XIP
  14. #ifdef CONFIG_SYS_LS_PPA_FW_IN_XIP
  15. #define CONFIG_SYS_LS_PPA_FW_ADDR 0x40500000
  16. #endif
  17. #endif
  18. #ifdef CONFIG_SD_BOOT
  19. #define CONFIG_SYS_TEXT_BASE 0x82000000
  20. #else
  21. #define CONFIG_SYS_TEXT_BASE 0x40100000
  22. #endif
  23. #define CONFIG_SYS_CLK_FREQ 100000000
  24. #define CONFIG_DDR_CLK_FREQ 100000000
  25. #define CONFIG_LAYERSCAPE_NS_ACCESS
  26. #define CONFIG_MISC_INIT_R
  27. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  28. /* Physical Memory Map */
  29. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  30. #define CONFIG_NR_DRAM_BANKS 2
  31. #define CONFIG_DDR_SPD
  32. #define SPD_EEPROM_ADDRESS 0x51
  33. #define CONFIG_SYS_SPD_BUS_NUM 0
  34. #define CONFIG_DDR_ECC
  35. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  36. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  37. #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
  38. #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
  39. #ifdef CONFIG_RAMBOOT_PBL
  40. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1046ardb/ls1046ardb_pbi.cfg
  41. #endif
  42. #ifdef CONFIG_SD_BOOT
  43. #ifdef CONFIG_EMMC_BOOT
  44. #define CONFIG_SYS_FSL_PBL_RCW \
  45. board/freescale/ls1046ardb/ls1046ardb_rcw_emmc.cfg
  46. #else
  47. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1046ardb/ls1046ardb_rcw_sd.cfg
  48. #endif
  49. #endif
  50. /* No NOR flash */
  51. #define CONFIG_SYS_NO_FLASH
  52. /* IFC */
  53. #define CONFIG_FSL_IFC
  54. /*
  55. * NAND Flash Definitions
  56. */
  57. #define CONFIG_NAND_FSL_IFC
  58. #define CONFIG_SYS_NAND_BASE 0x7e800000
  59. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  60. #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
  61. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  62. | CSPR_PORT_SIZE_8 \
  63. | CSPR_MSEL_NAND \
  64. | CSPR_V)
  65. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
  66. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  67. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  68. | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
  69. | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
  70. | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
  71. | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
  72. | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
  73. #define CONFIG_SYS_NAND_ONFI_DETECTION
  74. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
  75. FTIM0_NAND_TWP(0x18) | \
  76. FTIM0_NAND_TWCHT(0x7) | \
  77. FTIM0_NAND_TWH(0xa))
  78. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  79. FTIM1_NAND_TWBE(0x39) | \
  80. FTIM1_NAND_TRR(0xe) | \
  81. FTIM1_NAND_TRP(0x18))
  82. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
  83. FTIM2_NAND_TREH(0xa) | \
  84. FTIM2_NAND_TWHRE(0x1e))
  85. #define CONFIG_SYS_NAND_FTIM3 0x0
  86. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  87. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  88. #define CONFIG_MTD_NAND_VERIFY_WRITE
  89. #define CONFIG_CMD_NAND
  90. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  91. /*
  92. * CPLD
  93. */
  94. #define CONFIG_SYS_CPLD_BASE 0x7fb00000
  95. #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
  96. #define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
  97. #define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
  98. CSPR_PORT_SIZE_8 | \
  99. CSPR_MSEL_GPCM | \
  100. CSPR_V)
  101. #define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
  102. #define CONFIG_SYS_CPLD_CSOR CSOR_NOR_ADM_SHIFT(16)
  103. /* CPLD Timing parameters for IFC GPCM */
  104. #define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  105. FTIM0_GPCM_TEADC(0x0e) | \
  106. FTIM0_GPCM_TEAHC(0x0e))
  107. #define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
  108. FTIM1_GPCM_TRAD(0x3f))
  109. #define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
  110. FTIM2_GPCM_TCH(0xf) | \
  111. FTIM2_GPCM_TWP(0x3E))
  112. #define CONFIG_SYS_CPLD_FTIM3 0x0
  113. /* IFC Timing Params */
  114. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  115. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  116. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  117. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  118. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  119. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  120. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  121. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  122. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
  123. #define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
  124. #define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
  125. #define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
  126. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
  127. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
  128. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
  129. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
  130. /* EEPROM */
  131. #define CONFIG_ID_EEPROM
  132. #define CONFIG_SYS_I2C_EEPROM_NXID
  133. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  134. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
  135. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  136. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  137. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  138. #define I2C_RETIMER_ADDR 0x18
  139. /*
  140. * Environment
  141. */
  142. #define CONFIG_ENV_OVERWRITE
  143. #if defined(CONFIG_SD_BOOT)
  144. #define CONFIG_ENV_IS_IN_MMC
  145. #define CONFIG_SYS_MMC_ENV_DEV 0
  146. #define CONFIG_ENV_OFFSET (1024 * 1024)
  147. #define CONFIG_ENV_SIZE 0x2000
  148. #else
  149. #define CONFIG_ENV_IS_IN_SPI_FLASH
  150. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  151. #define CONFIG_ENV_OFFSET 0x200000 /* 2MB */
  152. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256KB */
  153. #endif
  154. /* FMan */
  155. #ifdef CONFIG_SYS_DPAA_FMAN
  156. #define CONFIG_FMAN_ENET
  157. #define CONFIG_PHYLIB
  158. #define CONFIG_PHYLIB_10G
  159. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  160. #define CONFIG_PHY_REALTEK
  161. #define CONFIG_PHY_AQUANTIA
  162. #define AQR105_IRQ_MASK 0x80000000
  163. #define RGMII_PHY1_ADDR 0x1
  164. #define RGMII_PHY2_ADDR 0x2
  165. #define SGMII_PHY1_ADDR 0x3
  166. #define SGMII_PHY2_ADDR 0x4
  167. #define FM1_10GEC1_PHY_ADDR 0x0
  168. #define CONFIG_ETHPRIME "FM1@DTSEC3"
  169. #endif
  170. /* QSPI device */
  171. #ifdef CONFIG_FSL_QSPI
  172. #define CONFIG_SPI_FLASH_SPANSION
  173. #define FSL_QSPI_FLASH_SIZE (1 << 26)
  174. #define FSL_QSPI_FLASH_NUM 2
  175. #define CONFIG_SPI_FLASH_BAR
  176. #endif
  177. /* SATA */
  178. #define CONFIG_LIBATA
  179. #define CONFIG_SCSI_AHCI
  180. #define CONFIG_SCSI_AHCI_PLAT
  181. #define CONFIG_SCSI
  182. #define CONFIG_DOS_PARTITION
  183. #define CONFIG_BOARD_LATE_INIT
  184. #define CONFIG_SYS_SATA AHCI_BASE_ADDR
  185. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
  186. #define CONFIG_SYS_SCSI_MAX_LUN 1
  187. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
  188. CONFIG_SYS_SCSI_MAX_LUN)
  189. #define CONFIG_BOOTCOMMAND "sf probe 0:0;sf read $kernel_load" \
  190. "$kernel_start $kernel_size;" \
  191. "bootm $kernel_load"
  192. #define MTDPARTS_DEFAULT "mtdparts=1550000.quadspi:1m(rcw)," \
  193. "15m(u-boot),48m(kernel.itb);" \
  194. "7e800000.flash:16m(nand_uboot)," \
  195. "48m(nand_kernel),448m(nand_free)"
  196. #endif /* __LS1046ARDB_H__ */