ls1046aqds.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /*
  2. * Copyright 2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __LS1046AQDS_H__
  7. #define __LS1046AQDS_H__
  8. #include "ls1046a_common.h"
  9. #if defined(CONFIG_NAND_BOOT) || defined(CONFIG_SD_BOOT)
  10. #define CONFIG_SYS_TEXT_BASE 0x82000000
  11. #elif defined(CONFIG_QSPI_BOOT)
  12. #define CONFIG_SYS_TEXT_BASE 0x40010000
  13. #else
  14. #define CONFIG_SYS_TEXT_BASE 0x60100000
  15. #endif
  16. #ifndef __ASSEMBLY__
  17. unsigned long get_board_sys_clk(void);
  18. unsigned long get_board_ddr_clk(void);
  19. #endif
  20. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
  21. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  22. #define CONFIG_SKIP_LOWLEVEL_INIT
  23. #define CONFIG_LAYERSCAPE_NS_ACCESS
  24. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  25. /* Physical Memory Map */
  26. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  27. #define CONFIG_NR_DRAM_BANKS 2
  28. #define CONFIG_DDR_SPD
  29. #define SPD_EEPROM_ADDRESS 0x51
  30. #define CONFIG_SYS_SPD_BUS_NUM 0
  31. #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
  32. #define CONFIG_DDR_ECC
  33. #ifdef CONFIG_DDR_ECC
  34. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  35. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  36. #endif
  37. /* DSPI */
  38. #ifdef CONFIG_FSL_DSPI
  39. #define CONFIG_SPI_FLASH_STMICRO /* cs0 */
  40. #define CONFIG_SPI_FLASH_SST /* cs1 */
  41. #define CONFIG_SPI_FLASH_EON /* cs2 */
  42. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  43. #define CONFIG_SF_DEFAULT_BUS 1
  44. #define CONFIG_SF_DEFAULT_CS 0
  45. #endif
  46. #endif
  47. /* QSPI */
  48. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  49. #ifdef CONFIG_FSL_QSPI
  50. #define CONFIG_SPI_FLASH_SPANSION
  51. #define FSL_QSPI_FLASH_SIZE (1 << 24)
  52. #define FSL_QSPI_FLASH_NUM 2
  53. #endif
  54. #endif
  55. #ifdef CONFIG_SYS_DPAA_FMAN
  56. #define CONFIG_FMAN_ENET
  57. #define CONFIG_PHYLIB
  58. #define CONFIG_PHY_VITESSE
  59. #define CONFIG_PHY_REALTEK
  60. #define CONFIG_PHYLIB_10G
  61. #define RGMII_PHY1_ADDR 0x1
  62. #define RGMII_PHY2_ADDR 0x2
  63. #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
  64. #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
  65. #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
  66. #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
  67. /* PHY address on QSGMII riser card on slot 2 */
  68. #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
  69. #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
  70. #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
  71. #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
  72. #endif
  73. #ifdef CONFIG_RAMBOOT_PBL
  74. #define CONFIG_SYS_FSL_PBL_PBI \
  75. board/freescale/ls1046aqds/ls1046aqds_pbi.cfg
  76. #endif
  77. #ifdef CONFIG_NAND_BOOT
  78. #define CONFIG_SYS_FSL_PBL_RCW \
  79. board/freescale/ls1046aqds/ls1046aqds_rcw_nand.cfg
  80. #endif
  81. #ifdef CONFIG_SD_BOOT
  82. #ifdef CONFIG_SD_BOOT_QSPI
  83. #define CONFIG_SYS_FSL_PBL_RCW \
  84. board/freescale/ls1046aqds/ls1046aqds_rcw_sd_qspi.cfg
  85. #else
  86. #define CONFIG_SYS_FSL_PBL_RCW \
  87. board/freescale/ls1046aqds/ls1046aqds_rcw_sd_ifc.cfg
  88. #endif
  89. #endif
  90. /* IFC */
  91. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  92. #define CONFIG_FSL_IFC
  93. /*
  94. * CONFIG_SYS_FLASH_BASE has the final address (core view)
  95. * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
  96. * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
  97. * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
  98. */
  99. #define CONFIG_SYS_FLASH_BASE 0x60000000
  100. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  101. #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
  102. #ifndef CONFIG_SYS_NO_FLASH
  103. #define CONFIG_FLASH_CFI_DRIVER
  104. #define CONFIG_SYS_FLASH_CFI
  105. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  106. #define CONFIG_SYS_FLASH_QUIET_TEST
  107. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  108. #endif
  109. #endif
  110. /* LPUART */
  111. #ifdef CONFIG_LPUART
  112. #define CONFIG_LPUART_32B_REG
  113. #define CFG_UART_MUX_MASK 0x6
  114. #define CFG_UART_MUX_SHIFT 1
  115. #define CFG_LPUART_EN 0x2
  116. #endif
  117. /* SATA */
  118. #define CONFIG_LIBATA
  119. #define CONFIG_SCSI_AHCI
  120. #define CONFIG_SCSI_AHCI_PLAT
  121. #define CONFIG_SCSI
  122. #define CONFIG_DOS_PARTITION
  123. #define CONFIG_BOARD_LATE_INIT
  124. /* EEPROM */
  125. #define CONFIG_ID_EEPROM
  126. #define CONFIG_SYS_I2C_EEPROM_NXID
  127. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  128. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  129. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  130. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  131. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  132. #define CONFIG_SYS_SATA AHCI_BASE_ADDR
  133. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
  134. #define CONFIG_SYS_SCSI_MAX_LUN 1
  135. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
  136. CONFIG_SYS_SCSI_MAX_LUN)
  137. /*
  138. * IFC Definitions
  139. */
  140. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  141. #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
  142. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  143. CSPR_PORT_SIZE_16 | \
  144. CSPR_MSEL_NOR | \
  145. CSPR_V)
  146. #define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
  147. #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
  148. + 0x8000000) | \
  149. CSPR_PORT_SIZE_16 | \
  150. CSPR_MSEL_NOR | \
  151. CSPR_V)
  152. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
  153. #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
  154. CSOR_NOR_TRHZ_80)
  155. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  156. FTIM0_NOR_TEADC(0x5) | \
  157. FTIM0_NOR_TEAHC(0x5))
  158. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  159. FTIM1_NOR_TRAD_NOR(0x1a) | \
  160. FTIM1_NOR_TSEQRAD_NOR(0x13))
  161. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  162. FTIM2_NOR_TCH(0x4) | \
  163. FTIM2_NOR_TWPH(0xe) | \
  164. FTIM2_NOR_TWP(0x1c))
  165. #define CONFIG_SYS_NOR_FTIM3 0
  166. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  167. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  168. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  169. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  170. #define CONFIG_SYS_FLASH_EMPTY_INFO
  171. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
  172. CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
  173. #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
  174. #define CONFIG_SYS_WRITE_SWAPPED_DATA
  175. /*
  176. * NAND Flash Definitions
  177. */
  178. #define CONFIG_NAND_FSL_IFC
  179. #define CONFIG_SYS_NAND_BASE 0x7e800000
  180. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  181. #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
  182. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  183. | CSPR_PORT_SIZE_8 \
  184. | CSPR_MSEL_NAND \
  185. | CSPR_V)
  186. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  187. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  188. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  189. | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
  190. | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
  191. | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
  192. | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
  193. | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
  194. #define CONFIG_SYS_NAND_ONFI_DETECTION
  195. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
  196. FTIM0_NAND_TWP(0x18) | \
  197. FTIM0_NAND_TWCHT(0x7) | \
  198. FTIM0_NAND_TWH(0xa))
  199. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  200. FTIM1_NAND_TWBE(0x39) | \
  201. FTIM1_NAND_TRR(0xe) | \
  202. FTIM1_NAND_TRP(0x18))
  203. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
  204. FTIM2_NAND_TREH(0xa) | \
  205. FTIM2_NAND_TWHRE(0x1e))
  206. #define CONFIG_SYS_NAND_FTIM3 0x0
  207. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  208. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  209. #define CONFIG_MTD_NAND_VERIFY_WRITE
  210. #define CONFIG_CMD_NAND
  211. #define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
  212. #endif
  213. #ifdef CONFIG_NAND_BOOT
  214. #define CONFIG_SPL_PAD_TO 0x40000 /* block aligned */
  215. #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
  216. #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
  217. #endif
  218. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  219. #define CONFIG_QIXIS_I2C_ACCESS
  220. #define CONFIG_SYS_I2C_EARLY_INIT
  221. #define CONFIG_SYS_NO_FLASH
  222. #endif
  223. /*
  224. * QIXIS Definitions
  225. */
  226. #define CONFIG_FSL_QIXIS
  227. #ifdef CONFIG_FSL_QIXIS
  228. #define QIXIS_BASE 0x7fb00000
  229. #define QIXIS_BASE_PHYS QIXIS_BASE
  230. #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
  231. #define QIXIS_LBMAP_SWITCH 6
  232. #define QIXIS_LBMAP_MASK 0x0f
  233. #define QIXIS_LBMAP_SHIFT 0
  234. #define QIXIS_LBMAP_DFLTBANK 0x00
  235. #define QIXIS_LBMAP_ALTBANK 0x04
  236. #define QIXIS_LBMAP_NAND 0x09
  237. #define QIXIS_LBMAP_SD 0x00
  238. #define QIXIS_LBMAP_SD_QSPI 0xff
  239. #define QIXIS_LBMAP_QSPI 0xff
  240. #define QIXIS_RCW_SRC_NAND 0x110
  241. #define QIXIS_RCW_SRC_SD 0x040
  242. #define QIXIS_RCW_SRC_QSPI 0x045
  243. #define QIXIS_RST_CTL_RESET 0x41
  244. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  245. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  246. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  247. #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
  248. #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
  249. CSPR_PORT_SIZE_8 | \
  250. CSPR_MSEL_GPCM | \
  251. CSPR_V)
  252. #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
  253. #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
  254. CSOR_NOR_NOR_MODE_AVD_NOR | \
  255. CSOR_NOR_TRHZ_80)
  256. /*
  257. * QIXIS Timing parameters for IFC GPCM
  258. */
  259. #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \
  260. FTIM0_GPCM_TEADC(0x20) | \
  261. FTIM0_GPCM_TEAHC(0x10))
  262. #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \
  263. FTIM1_GPCM_TRAD(0x1f))
  264. #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \
  265. FTIM2_GPCM_TCH(0x8) | \
  266. FTIM2_GPCM_TWP(0xf0))
  267. #define CONFIG_SYS_FPGA_FTIM3 0x0
  268. #endif
  269. #ifdef CONFIG_NAND_BOOT
  270. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  271. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  272. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  273. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  274. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  275. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  276. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  277. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  278. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  279. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
  280. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  281. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  282. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  283. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  284. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  285. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  286. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
  287. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
  288. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  289. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  290. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  291. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  292. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  293. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  294. #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
  295. #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
  296. #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
  297. #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
  298. #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
  299. #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
  300. #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
  301. #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
  302. #else
  303. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  304. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  305. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  306. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  307. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  308. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  309. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  310. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  311. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
  312. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
  313. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  314. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  315. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  316. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  317. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  318. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  319. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  320. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  321. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  322. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  323. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  324. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  325. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  326. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  327. #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
  328. #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
  329. #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
  330. #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
  331. #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
  332. #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
  333. #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
  334. #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
  335. #endif
  336. /*
  337. * I2C bus multiplexer
  338. */
  339. #define I2C_MUX_PCA_ADDR_PRI 0x77
  340. #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
  341. #define I2C_RETIMER_ADDR 0x18
  342. #define I2C_MUX_CH_DEFAULT 0x8
  343. #define I2C_MUX_CH_CH7301 0xC
  344. #define I2C_MUX_CH5 0xD
  345. #define I2C_MUX_CH6 0xE
  346. #define I2C_MUX_CH7 0xF
  347. #define I2C_MUX_CH_VOL_MONITOR 0xa
  348. /* Voltage monitor on channel 2*/
  349. #define I2C_VOL_MONITOR_ADDR 0x40
  350. #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
  351. #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
  352. #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
  353. #define CONFIG_VID_FLS_ENV "ls1046aqds_vdd_mv"
  354. #ifndef CONFIG_SPL_BUILD
  355. #define CONFIG_VID
  356. #endif
  357. #define CONFIG_VOL_MONITOR_IR36021_SET
  358. #define CONFIG_VOL_MONITOR_INA220
  359. /* The lowest and highest voltage allowed for LS1046AQDS */
  360. #define VDD_MV_MIN 819
  361. #define VDD_MV_MAX 1212
  362. /*
  363. * Miscellaneous configurable options
  364. */
  365. #define CONFIG_MISC_INIT_R
  366. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  367. #define CONFIG_AUTO_COMPLETE
  368. #define CONFIG_SYS_PBSIZE \
  369. (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  370. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  371. #define CONFIG_SYS_MEMTEST_START 0x80000000
  372. #define CONFIG_SYS_MEMTEST_END 0x9fffffff
  373. #define CONFIG_SYS_HZ 1000
  374. /*
  375. * Stack sizes
  376. * The stack sizes are set up in start.S using the settings below
  377. */
  378. #define CONFIG_STACKSIZE (30 * 1024)
  379. #define CONFIG_SYS_INIT_SP_OFFSET \
  380. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  381. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  382. /*
  383. * Environment
  384. */
  385. #define CONFIG_ENV_OVERWRITE
  386. #ifdef CONFIG_NAND_BOOT
  387. #define CONFIG_ENV_IS_IN_NAND
  388. #define CONFIG_ENV_SIZE 0x2000
  389. #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
  390. #elif defined(CONFIG_SD_BOOT)
  391. #define CONFIG_ENV_OFFSET (1024 * 1024)
  392. #define CONFIG_ENV_IS_IN_MMC
  393. #define CONFIG_SYS_MMC_ENV_DEV 0
  394. #define CONFIG_ENV_SIZE 0x2000
  395. #elif defined(CONFIG_QSPI_BOOT)
  396. #define CONFIG_ENV_IS_IN_SPI_FLASH
  397. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  398. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  399. #define CONFIG_ENV_SECT_SIZE 0x10000
  400. #else
  401. #define CONFIG_ENV_IS_IN_FLASH
  402. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
  403. #define CONFIG_ENV_SECT_SIZE 0x20000
  404. #define CONFIG_ENV_SIZE 0x20000
  405. #endif
  406. #define CONFIG_CMDLINE_TAG
  407. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  408. #define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \
  409. "e0000 f00000 && bootm $kernel_load"
  410. #else
  411. #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
  412. "$kernel_size && bootm $kernel_load"
  413. #endif
  414. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  415. #define MTDPARTS_DEFAULT "mtdparts=1550000.quadspi:2m(uboot)," \
  416. "14m(free)"
  417. #else
  418. #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \
  419. "1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \
  420. "1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \
  421. "1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \
  422. "1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \
  423. "40m(nor_bank4_fit);7e800000.flash:" \
  424. "4m(nand_uboot),36m(nand_kernel)," \
  425. "472m(nand_free);spi0.0:2m(uboot)," \
  426. "14m(free)"
  427. #endif
  428. #include <asm/fsl_secure_boot.h>
  429. #endif /* __LS1046AQDS_H__ */