ls1043ardb.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. /*
  2. * Copyright 2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __LS1043ARDB_H__
  7. #define __LS1043ARDB_H__
  8. #include "ls1043a_common.h"
  9. #if defined(CONFIG_FSL_LS_PPA)
  10. #define CONFIG_ARMV8_SEC_FIRMWARE_SUPPORT
  11. #define SEC_FIRMWARE_ERET_ADDR_REVERT
  12. #define CONFIG_SYS_LS_PPA_FW_IN_XIP
  13. #ifdef CONFIG_SYS_LS_PPA_FW_IN_XIP
  14. #define CONFIG_SYS_LS_PPA_FW_ADDR 0x60500000
  15. #endif
  16. #endif
  17. #if defined(CONFIG_NAND_BOOT) || defined(CONFIG_SD_BOOT)
  18. #define CONFIG_SYS_TEXT_BASE 0x82000000
  19. #else
  20. #define CONFIG_SYS_TEXT_BASE 0x60100000
  21. #endif
  22. #define CONFIG_SYS_CLK_FREQ 100000000
  23. #define CONFIG_DDR_CLK_FREQ 100000000
  24. #define CONFIG_LAYERSCAPE_NS_ACCESS
  25. #define CONFIG_MISC_INIT_R
  26. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  27. /* Physical Memory Map */
  28. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  29. #define CONFIG_NR_DRAM_BANKS 2
  30. #define CONFIG_SYS_SPD_BUS_NUM 0
  31. #define CONFIG_FSL_DDR_BIST
  32. #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
  33. #define CONFIG_SYS_DDR_RAW_TIMING
  34. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  35. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  36. #ifdef CONFIG_RAMBOOT_PBL
  37. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1043ardb/ls1043ardb_pbi.cfg
  38. #endif
  39. #ifdef CONFIG_NAND_BOOT
  40. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_nand.cfg
  41. #endif
  42. #ifdef CONFIG_SD_BOOT
  43. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_sd.cfg
  44. #endif
  45. /*
  46. * NOR Flash Definitions
  47. */
  48. #define CONFIG_SYS_NOR_CSPR_EXT (0x0)
  49. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  50. #define CONFIG_SYS_NOR_CSPR \
  51. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  52. CSPR_PORT_SIZE_16 | \
  53. CSPR_MSEL_NOR | \
  54. CSPR_V)
  55. /* NOR Flash Timing Params */
  56. #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
  57. CSOR_NOR_TRHZ_80)
  58. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
  59. FTIM0_NOR_TEADC(0x1) | \
  60. FTIM0_NOR_TAVDS(0x0) | \
  61. FTIM0_NOR_TEAHC(0xc))
  62. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1c) | \
  63. FTIM1_NOR_TRAD_NOR(0xb) | \
  64. FTIM1_NOR_TSEQRAD_NOR(0x9))
  65. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) | \
  66. FTIM2_NOR_TCH(0x4) | \
  67. FTIM2_NOR_TWPH(0x8) | \
  68. FTIM2_NOR_TWP(0x10))
  69. #define CONFIG_SYS_NOR_FTIM3 0
  70. #define CONFIG_SYS_IFC_CCR 0x01000000
  71. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  72. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  73. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  74. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  75. #define CONFIG_SYS_FLASH_EMPTY_INFO
  76. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
  77. #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
  78. #define CONFIG_SYS_WRITE_SWAPPED_DATA
  79. /*
  80. * NAND Flash Definitions
  81. */
  82. #define CONFIG_NAND_FSL_IFC
  83. #define CONFIG_SYS_NAND_BASE 0x7e800000
  84. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  85. #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
  86. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  87. | CSPR_PORT_SIZE_8 \
  88. | CSPR_MSEL_NAND \
  89. | CSPR_V)
  90. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  91. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  92. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  93. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  94. | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
  95. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  96. | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
  97. | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
  98. #define CONFIG_SYS_NAND_ONFI_DETECTION
  99. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
  100. FTIM0_NAND_TWP(0x18) | \
  101. FTIM0_NAND_TWCHT(0x7) | \
  102. FTIM0_NAND_TWH(0xa))
  103. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  104. FTIM1_NAND_TWBE(0x39) | \
  105. FTIM1_NAND_TRR(0xe) | \
  106. FTIM1_NAND_TRP(0x18))
  107. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
  108. FTIM2_NAND_TREH(0xa) | \
  109. FTIM2_NAND_TWHRE(0x1e))
  110. #define CONFIG_SYS_NAND_FTIM3 0x0
  111. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  112. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  113. #define CONFIG_MTD_NAND_VERIFY_WRITE
  114. #define CONFIG_CMD_NAND
  115. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  116. #ifdef CONFIG_NAND_BOOT
  117. #define CONFIG_SPL_PAD_TO 0x20000 /* block aligned */
  118. #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
  119. #define CONFIG_SYS_NAND_U_BOOT_SIZE (640 << 10)
  120. #endif
  121. /*
  122. * CPLD
  123. */
  124. #define CONFIG_SYS_CPLD_BASE 0x7fb00000
  125. #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
  126. #define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
  127. #define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
  128. CSPR_PORT_SIZE_8 | \
  129. CSPR_MSEL_GPCM | \
  130. CSPR_V)
  131. #define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
  132. #define CONFIG_SYS_CPLD_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
  133. CSOR_NOR_NOR_MODE_AVD_NOR | \
  134. CSOR_NOR_TRHZ_80)
  135. /* CPLD Timing parameters for IFC GPCM */
  136. #define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
  137. FTIM0_GPCM_TEADC(0xf) | \
  138. FTIM0_GPCM_TEAHC(0xf))
  139. #define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
  140. FTIM1_GPCM_TRAD(0x3f))
  141. #define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
  142. FTIM2_GPCM_TCH(0xf) | \
  143. FTIM2_GPCM_TWP(0xff))
  144. #define CONFIG_SYS_CPLD_FTIM3 0x0
  145. /* IFC Timing Params */
  146. #ifdef CONFIG_NAND_BOOT
  147. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  148. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  149. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  150. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  151. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  152. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  153. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  154. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  155. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
  156. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
  157. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  158. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  159. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  160. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  161. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  162. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  163. #else
  164. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
  165. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
  166. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  167. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  168. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  169. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  170. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  171. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  172. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
  173. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
  174. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
  175. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
  176. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
  177. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
  178. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
  179. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
  180. #endif
  181. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
  182. #define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
  183. #define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
  184. #define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
  185. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
  186. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
  187. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
  188. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
  189. /* EEPROM */
  190. #define CONFIG_ID_EEPROM
  191. #define CONFIG_SYS_I2C_EEPROM_NXID
  192. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  193. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
  194. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  195. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  196. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  197. /*
  198. * Environment
  199. */
  200. #define CONFIG_ENV_OVERWRITE
  201. #if defined(CONFIG_NAND_BOOT)
  202. #define CONFIG_ENV_IS_IN_NAND
  203. #define CONFIG_ENV_SIZE 0x2000
  204. #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
  205. #elif defined(CONFIG_SD_BOOT)
  206. #define CONFIG_ENV_OFFSET (1024 * 1024)
  207. #define CONFIG_ENV_IS_IN_MMC
  208. #define CONFIG_SYS_MMC_ENV_DEV 0
  209. #define CONFIG_ENV_SIZE 0x2000
  210. #else
  211. #define CONFIG_ENV_IS_IN_FLASH
  212. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
  213. #define CONFIG_ENV_SECT_SIZE 0x20000
  214. #define CONFIG_ENV_SIZE 0x20000
  215. #endif
  216. /* FMan */
  217. #ifdef CONFIG_SYS_DPAA_FMAN
  218. #define CONFIG_FMAN_ENET
  219. #define CONFIG_PHYLIB
  220. #define CONFIG_PHYLIB_10G
  221. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  222. #define CONFIG_PHY_VITESSE
  223. #define CONFIG_PHY_REALTEK
  224. #define CONFIG_PHY_AQUANTIA
  225. #define AQR105_IRQ_MASK 0x40000000
  226. #define RGMII_PHY1_ADDR 0x1
  227. #define RGMII_PHY2_ADDR 0x2
  228. #define QSGMII_PORT1_PHY_ADDR 0x4
  229. #define QSGMII_PORT2_PHY_ADDR 0x5
  230. #define QSGMII_PORT3_PHY_ADDR 0x6
  231. #define QSGMII_PORT4_PHY_ADDR 0x7
  232. #define FM1_10GEC1_PHY_ADDR 0x1
  233. #define CONFIG_ETHPRIME "FM1@DTSEC3"
  234. #endif
  235. /* QE */
  236. #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
  237. !defined(CONFIG_QSPI_BOOT)
  238. #define CONFIG_U_QE
  239. #endif
  240. #define CONFIG_SYS_QE_FW_ADDR 0x60600000
  241. /* USB */
  242. #define CONFIG_HAS_FSL_XHCI_USB
  243. #ifdef CONFIG_HAS_FSL_XHCI_USB
  244. #define CONFIG_USB_XHCI_FSL
  245. #define CONFIG_USB_MAX_CONTROLLER_COUNT 3
  246. #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
  247. #endif
  248. /* SATA */
  249. #define CONFIG_LIBATA
  250. #define CONFIG_SCSI_AHCI
  251. #define CONFIG_CMD_SCSI
  252. #ifndef CONFIG_CMD_FAT
  253. #define CONFIG_CMD_FAT
  254. #endif
  255. #ifndef CONFIG_CMD_EXT2
  256. #define CONFIG_CMD_EXT2
  257. #endif
  258. #define CONFIG_DOS_PARTITION
  259. #define CONFIG_BOARD_LATE_INIT
  260. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 2
  261. #define CONFIG_SYS_SCSI_MAX_LUN 2
  262. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
  263. CONFIG_SYS_SCSI_MAX_LUN)
  264. #define SCSI_VEND_ID 0x1b4b
  265. #define SCSI_DEV_ID 0x9170
  266. #define CONFIG_SCSI_DEV_LIST {SCSI_VEND_ID, SCSI_DEV_ID}
  267. #include <asm/fsl_secure_boot.h>
  268. #endif /* __LS1043ARDB_H__ */