ls1021atwr.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __CONFIG_H
  7. #define __CONFIG_H
  8. #define CONFIG_LS102XA
  9. #define CONFIG_ARMV7_PSCI_1_0
  10. #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
  11. #define CONFIG_SYS_FSL_CLK
  12. #define CONFIG_SKIP_LOWLEVEL_INIT
  13. #define CONFIG_BOARD_EARLY_INIT_F
  14. #define CONFIG_DEEP_SLEEP
  15. /*
  16. * Size of malloc() pool
  17. */
  18. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
  19. #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
  20. #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
  21. /*
  22. * USB
  23. */
  24. /*
  25. * EHCI Support - disbaled by default as
  26. * there is no signal coming out of soc on
  27. * this board for this controller. However,
  28. * the silicon still has this controller,
  29. * and anyone can use this controller by
  30. * taking signals out on their board.
  31. */
  32. /*#define CONFIG_HAS_FSL_DR_USB*/
  33. #ifdef CONFIG_HAS_FSL_DR_USB
  34. #define CONFIG_USB_EHCI
  35. #define CONFIG_USB_EHCI_FSL
  36. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  37. #endif
  38. /* XHCI Support - enabled by default */
  39. #define CONFIG_HAS_FSL_XHCI_USB
  40. #ifdef CONFIG_HAS_FSL_XHCI_USB
  41. #define CONFIG_USB_XHCI_FSL
  42. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  43. #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
  44. #endif
  45. /*
  46. * Generic Timer Definitions
  47. */
  48. #define GENERIC_TIMER_CLK 12500000
  49. #define CONFIG_SYS_CLK_FREQ 100000000
  50. #define CONFIG_DDR_CLK_FREQ 100000000
  51. #define DDR_SDRAM_CFG 0x470c0008
  52. #define DDR_CS0_BNDS 0x008000bf
  53. #define DDR_CS0_CONFIG 0x80014302
  54. #define DDR_TIMING_CFG_0 0x50550004
  55. #define DDR_TIMING_CFG_1 0xbcb38c56
  56. #define DDR_TIMING_CFG_2 0x0040d120
  57. #define DDR_TIMING_CFG_3 0x010e1000
  58. #define DDR_TIMING_CFG_4 0x00000001
  59. #define DDR_TIMING_CFG_5 0x03401400
  60. #define DDR_SDRAM_CFG_2 0x00401010
  61. #define DDR_SDRAM_MODE 0x00061c60
  62. #define DDR_SDRAM_MODE_2 0x00180000
  63. #define DDR_SDRAM_INTERVAL 0x18600618
  64. #define DDR_DDR_WRLVL_CNTL 0x8655f605
  65. #define DDR_DDR_WRLVL_CNTL_2 0x05060607
  66. #define DDR_DDR_WRLVL_CNTL_3 0x05050505
  67. #define DDR_DDR_CDR1 0x80040000
  68. #define DDR_DDR_CDR2 0x00000001
  69. #define DDR_SDRAM_CLK_CNTL 0x02000000
  70. #define DDR_DDR_ZQ_CNTL 0x89080600
  71. #define DDR_CS0_CONFIG_2 0
  72. #define DDR_SDRAM_CFG_MEM_EN 0x80000000
  73. #define SDRAM_CFG2_D_INIT 0x00000010
  74. #define DDR_CDR2_VREF_TRAIN_EN 0x00000080
  75. #define SDRAM_CFG2_FRC_SR 0x80000000
  76. #define SDRAM_CFG_BI 0x00000001
  77. #ifdef CONFIG_RAMBOOT_PBL
  78. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
  79. #endif
  80. #ifdef CONFIG_SD_BOOT
  81. #ifdef CONFIG_SD_BOOT_QSPI
  82. #define CONFIG_SYS_FSL_PBL_RCW \
  83. board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
  84. #else
  85. #define CONFIG_SYS_FSL_PBL_RCW \
  86. board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
  87. #endif
  88. #define CONFIG_SPL_FRAMEWORK
  89. #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
  90. #ifdef CONFIG_SECURE_BOOT
  91. /*
  92. * HDR would be appended at end of image and copied to DDR along
  93. * with U-Boot image.
  94. */
  95. #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
  96. #endif /* ifdef CONFIG_SECURE_BOOT */
  97. #define CONFIG_SPL_TEXT_BASE 0x10000000
  98. #define CONFIG_SPL_MAX_SIZE 0x1a000
  99. #define CONFIG_SPL_STACK 0x1001d000
  100. #define CONFIG_SPL_PAD_TO 0x1c000
  101. #define CONFIG_SYS_TEXT_BASE 0x82000000
  102. #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
  103. CONFIG_SYS_MONITOR_LEN)
  104. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
  105. #define CONFIG_SPL_BSS_START_ADDR 0x80100000
  106. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
  107. #ifdef CONFIG_U_BOOT_HDR_SIZE
  108. /*
  109. * HDR would be appended at end of image and copied to DDR along
  110. * with U-Boot image. Here u-boot max. size is 512K. So if binary
  111. * size increases then increase this size in case of secure boot as
  112. * it uses raw u-boot image instead of fit image.
  113. */
  114. #define CONFIG_SYS_MONITOR_LEN (0x80000 + CONFIG_U_BOOT_HDR_SIZE)
  115. #else
  116. #define CONFIG_SYS_MONITOR_LEN 0x80000
  117. #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
  118. #endif
  119. #ifdef CONFIG_QSPI_BOOT
  120. #define CONFIG_SYS_TEXT_BASE 0x40010000
  121. #endif
  122. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  123. #define CONFIG_SYS_NO_FLASH
  124. #endif
  125. #ifndef CONFIG_SYS_TEXT_BASE
  126. #define CONFIG_SYS_TEXT_BASE 0x60100000
  127. #endif
  128. #define CONFIG_NR_DRAM_BANKS 1
  129. #define PHYS_SDRAM 0x80000000
  130. #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
  131. #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
  132. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  133. #define CONFIG_FSL_CAAM /* Enable CAAM */
  134. #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
  135. !defined(CONFIG_QSPI_BOOT)
  136. #define CONFIG_U_QE
  137. #endif
  138. /*
  139. * IFC Definitions
  140. */
  141. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  142. #define CONFIG_FSL_IFC
  143. #define CONFIG_SYS_FLASH_BASE 0x60000000
  144. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  145. #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
  146. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  147. CSPR_PORT_SIZE_16 | \
  148. CSPR_MSEL_NOR | \
  149. CSPR_V)
  150. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
  151. /* NOR Flash Timing Params */
  152. #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
  153. CSOR_NOR_TRHZ_80)
  154. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  155. FTIM0_NOR_TEADC(0x5) | \
  156. FTIM0_NOR_TAVDS(0x0) | \
  157. FTIM0_NOR_TEAHC(0x5))
  158. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  159. FTIM1_NOR_TRAD_NOR(0x1A) | \
  160. FTIM1_NOR_TSEQRAD_NOR(0x13))
  161. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  162. FTIM2_NOR_TCH(0x4) | \
  163. FTIM2_NOR_TWP(0x1c) | \
  164. FTIM2_NOR_TWPH(0x0e))
  165. #define CONFIG_SYS_NOR_FTIM3 0
  166. #define CONFIG_FLASH_CFI_DRIVER
  167. #define CONFIG_SYS_FLASH_CFI
  168. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  169. #define CONFIG_SYS_FLASH_QUIET_TEST
  170. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  171. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  172. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  173. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  174. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  175. #define CONFIG_SYS_FLASH_EMPTY_INFO
  176. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
  177. #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
  178. #define CONFIG_SYS_WRITE_SWAPPED_DATA
  179. #endif
  180. /* CPLD */
  181. #define CONFIG_SYS_CPLD_BASE 0x7fb00000
  182. #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
  183. #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
  184. #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
  185. CSPR_PORT_SIZE_8 | \
  186. CSPR_MSEL_GPCM | \
  187. CSPR_V)
  188. #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
  189. #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
  190. CSOR_NOR_NOR_MODE_AVD_NOR | \
  191. CSOR_NOR_TRHZ_80)
  192. /* CPLD Timing parameters for IFC GPCM */
  193. #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
  194. FTIM0_GPCM_TEADC(0xf) | \
  195. FTIM0_GPCM_TEAHC(0xf))
  196. #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
  197. FTIM1_GPCM_TRAD(0x3f))
  198. #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
  199. FTIM2_GPCM_TCH(0xf) | \
  200. FTIM2_GPCM_TWP(0xff))
  201. #define CONFIG_SYS_FPGA_FTIM3 0x0
  202. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  203. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  204. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  205. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  206. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  207. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  208. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  209. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  210. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
  211. #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
  212. #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
  213. #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
  214. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
  215. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
  216. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
  217. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
  218. /*
  219. * Serial Port
  220. */
  221. #ifdef CONFIG_LPUART
  222. #define CONFIG_LPUART_32B_REG
  223. #else
  224. #define CONFIG_CONS_INDEX 1
  225. #define CONFIG_SYS_NS16550_SERIAL
  226. #ifndef CONFIG_DM_SERIAL
  227. #define CONFIG_SYS_NS16550_REG_SIZE 1
  228. #endif
  229. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  230. #endif
  231. #define CONFIG_BAUDRATE 115200
  232. /*
  233. * I2C
  234. */
  235. #define CONFIG_SYS_I2C
  236. #define CONFIG_SYS_I2C_MXC
  237. #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
  238. #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
  239. #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
  240. /* EEPROM */
  241. #define CONFIG_ID_EEPROM
  242. #define CONFIG_SYS_I2C_EEPROM_NXID
  243. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  244. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
  245. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  246. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  247. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  248. /*
  249. * MMC
  250. */
  251. #define CONFIG_FSL_ESDHC
  252. #define CONFIG_GENERIC_MMC
  253. #define CONFIG_DOS_PARTITION
  254. /* SPI */
  255. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  256. /* QSPI */
  257. #define QSPI0_AMBA_BASE 0x40000000
  258. #define FSL_QSPI_FLASH_SIZE (1 << 24)
  259. #define FSL_QSPI_FLASH_NUM 2
  260. /* DSPI */
  261. #endif
  262. /* DM SPI */
  263. #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
  264. #define CONFIG_DM_SPI_FLASH
  265. #endif
  266. /*
  267. * Video
  268. */
  269. #define CONFIG_FSL_DCU_FB
  270. #ifdef CONFIG_FSL_DCU_FB
  271. #define CONFIG_CMD_BMP
  272. #define CONFIG_VIDEO_LOGO
  273. #define CONFIG_VIDEO_BMP_LOGO
  274. #define CONFIG_FSL_DCU_SII9022A
  275. #define CONFIG_SYS_I2C_DVI_BUS_NUM 1
  276. #define CONFIG_SYS_I2C_DVI_ADDR 0x39
  277. #endif
  278. /*
  279. * eTSEC
  280. */
  281. #define CONFIG_TSEC_ENET
  282. #ifdef CONFIG_TSEC_ENET
  283. #define CONFIG_MII
  284. #define CONFIG_MII_DEFAULT_TSEC 1
  285. #define CONFIG_TSEC1 1
  286. #define CONFIG_TSEC1_NAME "eTSEC1"
  287. #define CONFIG_TSEC2 1
  288. #define CONFIG_TSEC2_NAME "eTSEC2"
  289. #define CONFIG_TSEC3 1
  290. #define CONFIG_TSEC3_NAME "eTSEC3"
  291. #define TSEC1_PHY_ADDR 2
  292. #define TSEC2_PHY_ADDR 0
  293. #define TSEC3_PHY_ADDR 1
  294. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  295. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  296. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  297. #define TSEC1_PHYIDX 0
  298. #define TSEC2_PHYIDX 0
  299. #define TSEC3_PHYIDX 0
  300. #define CONFIG_ETHPRIME "eTSEC1"
  301. #define CONFIG_PHY_GIGE
  302. #define CONFIG_PHYLIB
  303. #define CONFIG_PHY_ATHEROS
  304. #define CONFIG_HAS_ETH0
  305. #define CONFIG_HAS_ETH1
  306. #define CONFIG_HAS_ETH2
  307. #endif
  308. /* PCIe */
  309. #define CONFIG_PCIE1 /* PCIE controller 1 */
  310. #define CONFIG_PCIE2 /* PCIE controller 2 */
  311. #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
  312. #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
  313. #define CONFIG_SYS_PCI_64BIT
  314. #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
  315. #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
  316. #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
  317. #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
  318. #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
  319. #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
  320. #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
  321. #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
  322. #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
  323. #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
  324. #ifdef CONFIG_PCI
  325. #define CONFIG_PCI_SCAN_SHOW
  326. #define CONFIG_CMD_PCI
  327. #endif
  328. #define CONFIG_CMDLINE_TAG
  329. #define CONFIG_CMDLINE_EDITING
  330. #define CONFIG_PEN_ADDR_BIG_ENDIAN
  331. #define CONFIG_LAYERSCAPE_NS_ACCESS
  332. #define CONFIG_SMP_PEN_ADDR 0x01ee0200
  333. #define CONFIG_TIMER_CLK_FREQ 12500000
  334. #define CONFIG_HWCONFIG
  335. #define HWCONFIG_BUFFER_SIZE 256
  336. #define CONFIG_FSL_DEVICE_DISABLE
  337. #ifdef CONFIG_LPUART
  338. #define CONFIG_EXTRA_ENV_SETTINGS \
  339. "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
  340. "initrd_high=0xffffffff\0" \
  341. "fdt_high=0xffffffff\0"
  342. #else
  343. #define CONFIG_EXTRA_ENV_SETTINGS \
  344. "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
  345. "initrd_high=0xffffffff\0" \
  346. "fdt_high=0xffffffff\0"
  347. #endif
  348. /*
  349. * Miscellaneous configurable options
  350. */
  351. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  352. #define CONFIG_AUTO_COMPLETE
  353. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  354. #define CONFIG_SYS_PBSIZE \
  355. (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  356. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  357. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  358. #define CONFIG_SYS_MEMTEST_START 0x80000000
  359. #define CONFIG_SYS_MEMTEST_END 0x9fffffff
  360. #define CONFIG_SYS_LOAD_ADDR 0x82000000
  361. #define CONFIG_LS102XA_STREAM_ID
  362. /*
  363. * Stack sizes
  364. * The stack sizes are set up in start.S using the settings below
  365. */
  366. #define CONFIG_STACKSIZE (30 * 1024)
  367. #define CONFIG_SYS_INIT_SP_OFFSET \
  368. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  369. #define CONFIG_SYS_INIT_SP_ADDR \
  370. (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
  371. #ifdef CONFIG_SPL_BUILD
  372. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  373. #else
  374. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  375. #endif
  376. #define CONFIG_SYS_QE_FW_ADDR 0x600c0000
  377. /*
  378. * Environment
  379. */
  380. #define CONFIG_ENV_OVERWRITE
  381. #if defined(CONFIG_SD_BOOT)
  382. #define CONFIG_ENV_OFFSET 0x100000
  383. #define CONFIG_ENV_IS_IN_MMC
  384. #define CONFIG_SYS_MMC_ENV_DEV 0
  385. #define CONFIG_ENV_SIZE 0x20000
  386. #elif defined(CONFIG_QSPI_BOOT)
  387. #define CONFIG_ENV_IS_IN_SPI_FLASH
  388. #define CONFIG_ENV_SIZE 0x2000
  389. #define CONFIG_ENV_OFFSET 0x100000
  390. #define CONFIG_ENV_SECT_SIZE 0x10000
  391. #else
  392. #define CONFIG_ENV_IS_IN_FLASH
  393. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  394. #define CONFIG_ENV_SIZE 0x20000
  395. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  396. #endif
  397. #define CONFIG_MISC_INIT_R
  398. /* Hash command with SHA acceleration supported in hardware */
  399. #ifdef CONFIG_FSL_CAAM
  400. #define CONFIG_CMD_HASH
  401. #define CONFIG_SHA_HW_ACCEL
  402. #endif
  403. #include <asm/fsl_secure_boot.h>
  404. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  405. #endif