ls1021aqds.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __CONFIG_H
  7. #define __CONFIG_H
  8. #define CONFIG_LS102XA
  9. #define CONFIG_ARMV7_PSCI_1_0
  10. #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
  11. #define CONFIG_SYS_FSL_CLK
  12. #define CONFIG_SKIP_LOWLEVEL_INIT
  13. #define CONFIG_BOARD_EARLY_INIT_F
  14. #define CONFIG_DEEP_SLEEP
  15. /*
  16. * Size of malloc() pool
  17. */
  18. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
  19. #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
  20. #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
  21. /*
  22. * Generic Timer Definitions
  23. */
  24. #define GENERIC_TIMER_CLK 12500000
  25. #ifndef __ASSEMBLY__
  26. unsigned long get_board_sys_clk(void);
  27. unsigned long get_board_ddr_clk(void);
  28. #endif
  29. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  30. #define CONFIG_SYS_CLK_FREQ 100000000
  31. #define CONFIG_DDR_CLK_FREQ 100000000
  32. #define CONFIG_QIXIS_I2C_ACCESS
  33. #else
  34. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
  35. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  36. #endif
  37. #ifdef CONFIG_RAMBOOT_PBL
  38. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
  39. #endif
  40. #ifdef CONFIG_SD_BOOT
  41. #ifdef CONFIG_SD_BOOT_QSPI
  42. #define CONFIG_SYS_FSL_PBL_RCW \
  43. board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
  44. #else
  45. #define CONFIG_SYS_FSL_PBL_RCW \
  46. board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
  47. #endif
  48. #define CONFIG_SPL_FRAMEWORK
  49. #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
  50. #define CONFIG_SPL_TEXT_BASE 0x10000000
  51. #define CONFIG_SPL_MAX_SIZE 0x1a000
  52. #define CONFIG_SPL_STACK 0x1001d000
  53. #define CONFIG_SPL_PAD_TO 0x1c000
  54. #define CONFIG_SYS_TEXT_BASE 0x82000000
  55. #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
  56. CONFIG_SYS_MONITOR_LEN)
  57. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
  58. #define CONFIG_SPL_BSS_START_ADDR 0x80100000
  59. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
  60. #define CONFIG_SYS_MONITOR_LEN 0xc0000
  61. #endif
  62. #ifdef CONFIG_QSPI_BOOT
  63. #define CONFIG_SYS_TEXT_BASE 0x40010000
  64. #endif
  65. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  66. #define CONFIG_SYS_NO_FLASH
  67. #endif
  68. #ifdef CONFIG_NAND_BOOT
  69. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
  70. #define CONFIG_SPL_FRAMEWORK
  71. #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
  72. #define CONFIG_SPL_TEXT_BASE 0x10000000
  73. #define CONFIG_SPL_MAX_SIZE 0x1a000
  74. #define CONFIG_SPL_STACK 0x1001d000
  75. #define CONFIG_SPL_PAD_TO 0x1c000
  76. #define CONFIG_SYS_TEXT_BASE 0x82000000
  77. #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
  78. #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
  79. #define CONFIG_SYS_NAND_PAGE_SIZE 2048
  80. #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
  81. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
  82. #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
  83. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
  84. #define CONFIG_SPL_BSS_START_ADDR 0x80100000
  85. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
  86. #define CONFIG_SYS_MONITOR_LEN 0x80000
  87. #endif
  88. #ifndef CONFIG_SYS_TEXT_BASE
  89. #define CONFIG_SYS_TEXT_BASE 0x60100000
  90. #endif
  91. #define CONFIG_NR_DRAM_BANKS 1
  92. #define CONFIG_DDR_SPD
  93. #define SPD_EEPROM_ADDRESS 0x51
  94. #define CONFIG_SYS_SPD_BUS_NUM 0
  95. #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
  96. #ifndef CONFIG_SYS_FSL_DDR4
  97. #define CONFIG_SYS_DDR_RAW_TIMING
  98. #endif
  99. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  100. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  101. #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
  102. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  103. #define CONFIG_DDR_ECC
  104. #ifdef CONFIG_DDR_ECC
  105. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  106. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  107. #endif
  108. #define CONFIG_FSL_CAAM /* Enable CAAM */
  109. #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
  110. !defined(CONFIG_QSPI_BOOT)
  111. #define CONFIG_U_QE
  112. #endif
  113. /*
  114. * IFC Definitions
  115. */
  116. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  117. #define CONFIG_FSL_IFC
  118. #define CONFIG_SYS_FLASH_BASE 0x60000000
  119. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  120. #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
  121. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  122. CSPR_PORT_SIZE_16 | \
  123. CSPR_MSEL_NOR | \
  124. CSPR_V)
  125. #define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
  126. #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
  127. + 0x8000000) | \
  128. CSPR_PORT_SIZE_16 | \
  129. CSPR_MSEL_NOR | \
  130. CSPR_V)
  131. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
  132. #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
  133. CSOR_NOR_TRHZ_80)
  134. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  135. FTIM0_NOR_TEADC(0x5) | \
  136. FTIM0_NOR_TEAHC(0x5))
  137. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  138. FTIM1_NOR_TRAD_NOR(0x1a) | \
  139. FTIM1_NOR_TSEQRAD_NOR(0x13))
  140. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  141. FTIM2_NOR_TCH(0x4) | \
  142. FTIM2_NOR_TWPH(0xe) | \
  143. FTIM2_NOR_TWP(0x1c))
  144. #define CONFIG_SYS_NOR_FTIM3 0
  145. #define CONFIG_FLASH_CFI_DRIVER
  146. #define CONFIG_SYS_FLASH_CFI
  147. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  148. #define CONFIG_SYS_FLASH_QUIET_TEST
  149. #define CONFIG_FLASH_SHOW_PROGRESS 45
  150. #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
  151. #define CONFIG_SYS_WRITE_SWAPPED_DATA
  152. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  153. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  154. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  155. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  156. #define CONFIG_SYS_FLASH_EMPTY_INFO
  157. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
  158. CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
  159. /*
  160. * NAND Flash Definitions
  161. */
  162. #define CONFIG_NAND_FSL_IFC
  163. #define CONFIG_SYS_NAND_BASE 0x7e800000
  164. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  165. #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
  166. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  167. | CSPR_PORT_SIZE_8 \
  168. | CSPR_MSEL_NAND \
  169. | CSPR_V)
  170. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  171. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  172. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  173. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  174. | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
  175. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  176. | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
  177. | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
  178. #define CONFIG_SYS_NAND_ONFI_DETECTION
  179. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
  180. FTIM0_NAND_TWP(0x18) | \
  181. FTIM0_NAND_TWCHT(0x7) | \
  182. FTIM0_NAND_TWH(0xa))
  183. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  184. FTIM1_NAND_TWBE(0x39) | \
  185. FTIM1_NAND_TRR(0xe) | \
  186. FTIM1_NAND_TRP(0x18))
  187. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
  188. FTIM2_NAND_TREH(0xa) | \
  189. FTIM2_NAND_TWHRE(0x1e))
  190. #define CONFIG_SYS_NAND_FTIM3 0x0
  191. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  192. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  193. #define CONFIG_CMD_NAND
  194. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  195. #endif
  196. /*
  197. * QIXIS Definitions
  198. */
  199. #define CONFIG_FSL_QIXIS
  200. #ifdef CONFIG_FSL_QIXIS
  201. #define QIXIS_BASE 0x7fb00000
  202. #define QIXIS_BASE_PHYS QIXIS_BASE
  203. #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
  204. #define QIXIS_LBMAP_SWITCH 6
  205. #define QIXIS_LBMAP_MASK 0x0f
  206. #define QIXIS_LBMAP_SHIFT 0
  207. #define QIXIS_LBMAP_DFLTBANK 0x00
  208. #define QIXIS_LBMAP_ALTBANK 0x04
  209. #define QIXIS_PWR_CTL 0x21
  210. #define QIXIS_PWR_CTL_POWEROFF 0x80
  211. #define QIXIS_RST_CTL_RESET 0x44
  212. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  213. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  214. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  215. #define QIXIS_CTL_SYS 0x5
  216. #define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
  217. #define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
  218. #define QIXIS_RST_FORCE_3 0x45
  219. #define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
  220. #define QIXIS_PWR_CTL2 0x21
  221. #define QIXIS_PWR_CTL2_PCTL 0x2
  222. #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
  223. #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
  224. CSPR_PORT_SIZE_8 | \
  225. CSPR_MSEL_GPCM | \
  226. CSPR_V)
  227. #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
  228. #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
  229. CSOR_NOR_NOR_MODE_AVD_NOR | \
  230. CSOR_NOR_TRHZ_80)
  231. /*
  232. * QIXIS Timing parameters for IFC GPCM
  233. */
  234. #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
  235. FTIM0_GPCM_TEADC(0xe) | \
  236. FTIM0_GPCM_TEAHC(0xe))
  237. #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
  238. FTIM1_GPCM_TRAD(0x1f))
  239. #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
  240. FTIM2_GPCM_TCH(0xe) | \
  241. FTIM2_GPCM_TWP(0xf0))
  242. #define CONFIG_SYS_FPGA_FTIM3 0x0
  243. #endif
  244. #if defined(CONFIG_NAND_BOOT)
  245. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  246. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  247. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  248. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  249. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  250. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  251. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  252. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  253. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  254. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
  255. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  256. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  257. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  258. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  259. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  260. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  261. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
  262. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
  263. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  264. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  265. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  266. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  267. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  268. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  269. #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
  270. #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
  271. #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
  272. #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
  273. #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
  274. #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
  275. #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
  276. #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
  277. #else
  278. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  279. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  280. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  281. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  282. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  283. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  284. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  285. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  286. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
  287. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
  288. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  289. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  290. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  291. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  292. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  293. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  294. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  295. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  296. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  297. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  298. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  299. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  300. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  301. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  302. #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
  303. #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
  304. #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
  305. #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
  306. #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
  307. #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
  308. #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
  309. #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
  310. #endif
  311. /*
  312. * Serial Port
  313. */
  314. #ifdef CONFIG_LPUART
  315. #define CONFIG_LPUART_32B_REG
  316. #else
  317. #define CONFIG_CONS_INDEX 1
  318. #define CONFIG_SYS_NS16550_SERIAL
  319. #ifndef CONFIG_DM_SERIAL
  320. #define CONFIG_SYS_NS16550_REG_SIZE 1
  321. #endif
  322. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  323. #endif
  324. #define CONFIG_BAUDRATE 115200
  325. /*
  326. * I2C
  327. */
  328. #define CONFIG_SYS_I2C
  329. #define CONFIG_SYS_I2C_MXC
  330. #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
  331. #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
  332. #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
  333. /*
  334. * I2C bus multiplexer
  335. */
  336. #define I2C_MUX_PCA_ADDR_PRI 0x77
  337. #define I2C_MUX_CH_DEFAULT 0x8
  338. #define I2C_MUX_CH_CH7301 0xC
  339. /*
  340. * MMC
  341. */
  342. #define CONFIG_FSL_ESDHC
  343. #define CONFIG_GENERIC_MMC
  344. #define CONFIG_DOS_PARTITION
  345. /* SPI */
  346. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  347. /* QSPI */
  348. #define QSPI0_AMBA_BASE 0x40000000
  349. #define FSL_QSPI_FLASH_SIZE (1 << 24)
  350. #define FSL_QSPI_FLASH_NUM 2
  351. /* DSPI */
  352. /* DM SPI */
  353. #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
  354. #define CONFIG_DM_SPI_FLASH
  355. #define CONFIG_SPI_FLASH_DATAFLASH
  356. #endif
  357. #endif
  358. /*
  359. * USB
  360. */
  361. /* EHCI Support - disbaled by default */
  362. /*#define CONFIG_HAS_FSL_DR_USB*/
  363. #ifdef CONFIG_HAS_FSL_DR_USB
  364. #define CONFIG_USB_EHCI
  365. #define CONFIG_USB_EHCI_FSL
  366. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  367. #endif
  368. /*XHCI Support - enabled by default*/
  369. #define CONFIG_HAS_FSL_XHCI_USB
  370. #ifdef CONFIG_HAS_FSL_XHCI_USB
  371. #define CONFIG_USB_XHCI_FSL
  372. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  373. #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
  374. #endif
  375. /*
  376. * Video
  377. */
  378. #define CONFIG_FSL_DCU_FB
  379. #ifdef CONFIG_FSL_DCU_FB
  380. #define CONFIG_CMD_BMP
  381. #define CONFIG_VIDEO_LOGO
  382. #define CONFIG_VIDEO_BMP_LOGO
  383. #define CONFIG_FSL_DIU_CH7301
  384. #define CONFIG_SYS_I2C_DVI_BUS_NUM 0
  385. #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
  386. #define CONFIG_SYS_I2C_DVI_ADDR 0x75
  387. #endif
  388. /*
  389. * eTSEC
  390. */
  391. #define CONFIG_TSEC_ENET
  392. #ifdef CONFIG_TSEC_ENET
  393. #define CONFIG_MII
  394. #define CONFIG_MII_DEFAULT_TSEC 3
  395. #define CONFIG_TSEC1 1
  396. #define CONFIG_TSEC1_NAME "eTSEC1"
  397. #define CONFIG_TSEC2 1
  398. #define CONFIG_TSEC2_NAME "eTSEC2"
  399. #define CONFIG_TSEC3 1
  400. #define CONFIG_TSEC3_NAME "eTSEC3"
  401. #define TSEC1_PHY_ADDR 1
  402. #define TSEC2_PHY_ADDR 2
  403. #define TSEC3_PHY_ADDR 3
  404. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  405. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  406. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  407. #define TSEC1_PHYIDX 0
  408. #define TSEC2_PHYIDX 0
  409. #define TSEC3_PHYIDX 0
  410. #define CONFIG_ETHPRIME "eTSEC1"
  411. #define CONFIG_PHY_GIGE
  412. #define CONFIG_PHYLIB
  413. #define CONFIG_PHY_REALTEK
  414. #define CONFIG_HAS_ETH0
  415. #define CONFIG_HAS_ETH1
  416. #define CONFIG_HAS_ETH2
  417. #define CONFIG_FSL_SGMII_RISER 1
  418. #define SGMII_RISER_PHY_OFFSET 0x1b
  419. #ifdef CONFIG_FSL_SGMII_RISER
  420. #define CONFIG_SYS_TBIPA_VALUE 8
  421. #endif
  422. #endif
  423. /* PCIe */
  424. #define CONFIG_PCIE1 /* PCIE controller 1 */
  425. #define CONFIG_PCIE2 /* PCIE controller 2 */
  426. #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
  427. #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
  428. #define CONFIG_SYS_PCI_64BIT
  429. #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
  430. #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
  431. #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
  432. #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
  433. #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
  434. #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
  435. #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
  436. #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
  437. #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
  438. #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
  439. #ifdef CONFIG_PCI
  440. #define CONFIG_PCI_SCAN_SHOW
  441. #define CONFIG_CMD_PCI
  442. #endif
  443. #define CONFIG_CMDLINE_TAG
  444. #define CONFIG_CMDLINE_EDITING
  445. #define CONFIG_PEN_ADDR_BIG_ENDIAN
  446. #define CONFIG_LAYERSCAPE_NS_ACCESS
  447. #define CONFIG_SMP_PEN_ADDR 0x01ee0200
  448. #define CONFIG_TIMER_CLK_FREQ 12500000
  449. #define CONFIG_HWCONFIG
  450. #define HWCONFIG_BUFFER_SIZE 256
  451. #define CONFIG_FSL_DEVICE_DISABLE
  452. #define CONFIG_SYS_QE_FW_ADDR 0x600c0000
  453. #ifdef CONFIG_LPUART
  454. #define CONFIG_EXTRA_ENV_SETTINGS \
  455. "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
  456. "fdt_high=0xffffffff\0" \
  457. "initrd_high=0xffffffff\0" \
  458. "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
  459. #else
  460. #define CONFIG_EXTRA_ENV_SETTINGS \
  461. "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
  462. "fdt_high=0xffffffff\0" \
  463. "initrd_high=0xffffffff\0" \
  464. "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
  465. #endif
  466. /*
  467. * Miscellaneous configurable options
  468. */
  469. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  470. #define CONFIG_AUTO_COMPLETE
  471. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  472. #define CONFIG_SYS_PBSIZE \
  473. (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  474. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  475. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  476. #define CONFIG_SYS_MEMTEST_START 0x80000000
  477. #define CONFIG_SYS_MEMTEST_END 0x9fffffff
  478. #define CONFIG_SYS_LOAD_ADDR 0x82000000
  479. #define CONFIG_LS102XA_STREAM_ID
  480. /*
  481. * Stack sizes
  482. * The stack sizes are set up in start.S using the settings below
  483. */
  484. #define CONFIG_STACKSIZE (30 * 1024)
  485. #define CONFIG_SYS_INIT_SP_OFFSET \
  486. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  487. #define CONFIG_SYS_INIT_SP_ADDR \
  488. (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
  489. #ifdef CONFIG_SPL_BUILD
  490. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  491. #else
  492. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  493. #endif
  494. /*
  495. * Environment
  496. */
  497. #define CONFIG_ENV_OVERWRITE
  498. #if defined(CONFIG_SD_BOOT)
  499. #define CONFIG_ENV_OFFSET 0x100000
  500. #define CONFIG_ENV_IS_IN_MMC
  501. #define CONFIG_SYS_MMC_ENV_DEV 0
  502. #define CONFIG_ENV_SIZE 0x2000
  503. #elif defined(CONFIG_QSPI_BOOT)
  504. #define CONFIG_ENV_IS_IN_SPI_FLASH
  505. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  506. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  507. #define CONFIG_ENV_SECT_SIZE 0x10000
  508. #elif defined(CONFIG_NAND_BOOT)
  509. #define CONFIG_ENV_IS_IN_NAND
  510. #define CONFIG_ENV_SIZE 0x2000
  511. #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
  512. #else
  513. #define CONFIG_ENV_IS_IN_FLASH
  514. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  515. #define CONFIG_ENV_SIZE 0x2000
  516. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  517. #endif
  518. #define CONFIG_MISC_INIT_R
  519. /* Hash command with SHA acceleration supported in hardware */
  520. #ifdef CONFIG_FSL_CAAM
  521. #define CONFIG_CMD_HASH
  522. #define CONFIG_SHA_HW_ACCEL
  523. #endif
  524. #include <asm/fsl_secure_boot.h>
  525. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  526. #endif