ls1012aqds.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * Copyright 2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __LS1012AQDS_H__
  7. #define __LS1012AQDS_H__
  8. #include "ls1012a_common.h"
  9. /* DDR */
  10. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  11. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  12. #define CONFIG_NR_DRAM_BANKS 2
  13. #define CONFIG_SYS_SDRAM_SIZE 0x40000000
  14. #define CONFIG_CMD_MEMINFO
  15. #define CONFIG_CMD_MEMTEST
  16. #define CONFIG_SYS_MEMTEST_START 0x80000000
  17. #define CONFIG_SYS_MEMTEST_END 0x9fffffff
  18. /*
  19. * QIXIS Definitions
  20. */
  21. #define CONFIG_FSL_QIXIS
  22. #ifdef CONFIG_FSL_QIXIS
  23. #define CONFIG_QIXIS_I2C_ACCESS
  24. #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
  25. #define QIXIS_LBMAP_BRDCFG_REG 0x04
  26. #define QIXIS_LBMAP_SWITCH 6
  27. #define QIXIS_LBMAP_MASK 0x08
  28. #define QIXIS_LBMAP_SHIFT 0
  29. #define QIXIS_LBMAP_DFLTBANK 0x00
  30. #define QIXIS_LBMAP_ALTBANK 0x08
  31. #define QIXIS_RST_CTL_RESET 0x31
  32. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  33. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  34. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  35. #endif
  36. /*
  37. * I2C bus multiplexer
  38. */
  39. #define I2C_MUX_PCA_ADDR_PRI 0x77
  40. #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
  41. #define I2C_RETIMER_ADDR 0x18
  42. #define I2C_MUX_CH_DEFAULT 0x8
  43. #define I2C_MUX_CH_CH7301 0xC
  44. #define I2C_MUX_CH5 0xD
  45. #define I2C_MUX_CH7 0xF
  46. #define I2C_MUX_CH_VOL_MONITOR 0xa
  47. /*
  48. * RTC configuration
  49. */
  50. #define RTC
  51. #define CONFIG_RTC_PCF8563 1
  52. #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
  53. #define CONFIG_CMD_DATE
  54. /* EEPROM */
  55. #define CONFIG_ID_EEPROM
  56. #define CONFIG_CMD_EEPROM
  57. #define CONFIG_SYS_I2C_EEPROM_NXID
  58. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  59. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  60. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  61. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  62. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  63. /* Voltage monitor on channel 2*/
  64. #define I2C_VOL_MONITOR_ADDR 0x40
  65. #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
  66. #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
  67. #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
  68. /* DSPI */
  69. #define CONFIG_FSL_DSPI1
  70. #define CONFIG_DEFAULT_SPI_BUS 1
  71. #define CONFIG_CMD_SPI
  72. #define MMAP_DSPI DSPI1_BASE_ADDR
  73. #define CONFIG_SYS_DSPI_CTAR0 1
  74. #define CONFIG_SYS_DSPI_CTAR1 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
  75. DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
  76. DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \
  77. DSPI_CTAR_DT(0))
  78. #define CONFIG_SPI_FLASH_SST /* cs1 */
  79. #define CONFIG_SYS_DSPI_CTAR2 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
  80. DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
  81. DSPI_CTAR_CSSCK(0) | DSPI_CTAR_ASC(0) | \
  82. DSPI_CTAR_DT(0))
  83. #define CONFIG_SPI_FLASH_STMICRO /* cs2 */
  84. #define CONFIG_SYS_DSPI_CTAR3 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
  85. DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
  86. DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \
  87. DSPI_CTAR_DT(0))
  88. #define CONFIG_SPI_FLASH_EON /* cs3 */
  89. #define CONFIG_SF_DEFAULT_SPEED 10000000
  90. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  91. #define CONFIG_SF_DEFAULT_BUS 1
  92. #define CONFIG_SF_DEFAULT_CS 0
  93. /*
  94. * USB
  95. */
  96. /* EHCI Support - disbaled by default */
  97. /*#define CONFIG_HAS_FSL_DR_USB*/
  98. #ifdef CONFIG_HAS_FSL_DR_USB
  99. #define CONFIG_USB_EHCI
  100. #define CONFIG_USB_EHCI_FSL
  101. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  102. #endif
  103. /*XHCI Support - enabled by default*/
  104. #define CONFIG_HAS_FSL_XHCI_USB
  105. #ifdef CONFIG_HAS_FSL_XHCI_USB
  106. #define CONFIG_USB_XHCI_FSL
  107. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  108. #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
  109. #endif
  110. /* MMC */
  111. #ifdef CONFIG_MMC
  112. #define CONFIG_FSL_ESDHC
  113. #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  114. #define CONFIG_GENERIC_MMC
  115. #define CONFIG_DOS_PARTITION
  116. #endif
  117. /* SATA */
  118. #define CONFIG_LIBATA
  119. #define CONFIG_SCSI
  120. #define CONFIG_SCSI_AHCI
  121. #define CONFIG_SCSI_AHCI_PLAT
  122. #define CONFIG_CMD_SCSI
  123. #define CONFIG_DOS_PARTITION
  124. #define CONFIG_BOARD_LATE_INIT
  125. #define CONFIG_SYS_SATA AHCI_BASE_ADDR
  126. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
  127. #define CONFIG_SYS_SCSI_MAX_LUN 1
  128. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
  129. CONFIG_SYS_SCSI_MAX_LUN)
  130. #define CONFIG_PCIE1 /* PCIE controller 1 */
  131. #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
  132. #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie"
  133. #define CONFIG_SYS_PCI_64BIT
  134. #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
  135. #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
  136. #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
  137. #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
  138. #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
  139. #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
  140. #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
  141. #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
  142. #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
  143. #define CONFIG_SYS_PCIE_MEM_SIZE 0x80000000 /* 128M */
  144. #define CONFIG_NET_MULTI
  145. #define CONFIG_PCI_SCAN_SHOW
  146. #define CONFIG_CMD_PCI
  147. #define CONFIG_CMD_MEMINFO
  148. #define CONFIG_CMD_MEMTEST
  149. #define CONFIG_SYS_MEMTEST_START 0x80000000
  150. #define CONFIG_SYS_MEMTEST_END 0x9fffffff
  151. #define CONFIG_MISC_INIT_R
  152. #endif /* __LS1012AQDS_H__ */