kzm9g.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * Copyright (C) 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  3. * Copyright (C) 2012 Renesas Solutions Corp.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __KZM9G_H
  8. #define __KZM9G_H
  9. #undef DEBUG
  10. #define CONFIG_SH73A0
  11. #define CONFIG_KZM_A9_GT
  12. #define CONFIG_ARCH_RMOBILE_BOARD_STRING "KMC KZM-A9-GT"
  13. #define CONFIG_MACH_TYPE MACH_TYPE_KZM9G
  14. #include <asm/arch/rmobile.h>
  15. #define CONFIG_ARCH_CPU_INIT
  16. #define CONFIG_BOARD_EARLY_INIT_F
  17. #define CONFIG_CMDLINE_TAG
  18. #define CONFIG_SETUP_MEMORY_TAGS
  19. #define CONFIG_INITRD_TAG
  20. #define CONFIG_DOS_PARTITION
  21. #define CONFIG_BAUDRATE 115200
  22. #define CONFIG_BOOTARGS "root=/dev/null console=ttySC4,115200"
  23. #undef CONFIG_SHOW_BOOT_PROGRESS
  24. /* MEMORY */
  25. #define KZM_SDRAM_BASE (0x40000000)
  26. #define PHYS_SDRAM KZM_SDRAM_BASE
  27. #define PHYS_SDRAM_SIZE (512 * 1024 * 1024)
  28. #define CONFIG_NR_DRAM_BANKS (1)
  29. /* NOR Flash */
  30. #define KZM_FLASH_BASE (0x00000000)
  31. #define CONFIG_SYS_FLASH_BASE (KZM_FLASH_BASE)
  32. #define CONFIG_SYS_FLASH_CFI_WIDTH (FLASH_CFI_16BIT)
  33. #define CONFIG_SYS_MAX_FLASH_BANKS (1)
  34. #define CONFIG_SYS_MAX_FLASH_SECT (512)
  35. /* prompt */
  36. #define CONFIG_SYS_LONGHELP
  37. #define CONFIG_SYS_CBSIZE 256
  38. #define CONFIG_SYS_PBSIZE 256
  39. #define CONFIG_SYS_MAXARGS 16
  40. #define CONFIG_SYS_BARGSIZE 512
  41. #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
  42. /* SCIF */
  43. #define CONFIG_SCIF_CONSOLE
  44. #define CONFIG_CONS_SCIF4
  45. #define CONFIG_SYS_MEMTEST_START (KZM_SDRAM_BASE)
  46. #define CONFIG_SYS_MEMTEST_END \
  47. (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
  48. #undef CONFIG_SYS_ALT_MEMTEST
  49. #undef CONFIG_SYS_MEMTEST_SCRATCH
  50. #undef CONFIG_SYS_LOADS_BAUD_CHANGE
  51. #define CONFIG_SYS_INIT_RAM_ADDR (0xE5600000) /* on MERAM */
  52. #define CONFIG_SYS_INIT_RAM_SIZE (0x10000)
  53. #define LOW_LEVEL_MERAM_STACK (CONFIG_SYS_INIT_RAM_ADDR - 4)
  54. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  55. CONFIG_SYS_INIT_RAM_SIZE - \
  56. GENERATED_GBL_DATA_SIZE)
  57. #define CONFIG_SDRAM_OFFSET_FOR_RT (16 * 1024 * 1024)
  58. #define CONFIG_SYS_SDRAM_BASE (KZM_SDRAM_BASE + CONFIG_SDRAM_OFFSET_FOR_RT)
  59. #define CONFIG_SYS_SDRAM_SIZE (PHYS_SDRAM_SIZE - CONFIG_SDRAM_OFFSET_FOR_RT)
  60. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
  61. #define CONFIG_SYS_MONITOR_BASE (KZM_FLASH_BASE)
  62. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
  63. #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
  64. #define CONFIG_SYS_TEXT_BASE 0x00000000
  65. #define CONFIG_STANDALONE_LOAD_ADDR 0x41000000
  66. /* FLASH */
  67. #define CONFIG_FLASH_CFI_DRIVER
  68. #define CONFIG_SYS_FLASH_CFI
  69. #undef CONFIG_SYS_FLASH_QUIET_TEST
  70. #define CONFIG_SYS_FLASH_EMPTY_INFO
  71. #define FLASH_SECTOR_SIZE (256 * 1024) /* 256 KB sectors */
  72. #define CONFIG_ENV_SIZE FLASH_SECTOR_SIZE
  73. #define CONFIG_ENV_OFFSET FLASH_SECTOR_SIZE
  74. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  75. /* Timeout for Flash erase operations (in ms) */
  76. #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
  77. /* Timeout for Flash write operations (in ms) */
  78. #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
  79. /* Timeout for Flash set sector lock bit operations (in ms) */
  80. #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
  81. /* Timeout for Flash clear lock bit operations (in ms) */
  82. #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
  83. #undef CONFIG_SYS_FLASH_PROTECTION
  84. #undef CONFIG_SYS_DIRECT_FLASH_TFTP
  85. #define CONFIG_ENV_IS_IN_FLASH
  86. /* GPIO / PFC */
  87. #define CONFIG_SH_GPIO_PFC
  88. /* Clock */
  89. #define CONFIG_GLOBAL_TIMER
  90. #define CONFIG_SYS_CLK_FREQ (48000000)
  91. #define CONFIG_SYS_CPU_CLK (1196000000)
  92. #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
  93. #define TMU_CLK_DIVIDER (4) /* 4 (default), 16, 64, 256 or 1024 */
  94. /* Ether */
  95. #define CONFIG_SMC911X
  96. #define CONFIG_SMC911X_BASE (0x10000000)
  97. #define CONFIG_SMC911X_32_BIT
  98. #define CONFIG_NFS_TIMEOUT 10000UL
  99. /* I2C */
  100. #define CONFIG_SYS_I2C
  101. #define CONFIG_SYS_I2C_SH
  102. #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 5
  103. #define CONFIG_SYS_I2C_SH_BASE0 0xE6820000
  104. #define CONFIG_SYS_I2C_SH_SPEED0 100000
  105. #define CONFIG_SYS_I2C_SH_BASE1 0xE6822000
  106. #define CONFIG_SYS_I2C_SH_SPEED1 100000
  107. #define CONFIG_SYS_I2C_SH_BASE2 0xE6824000
  108. #define CONFIG_SYS_I2C_SH_SPEED2 100000
  109. #define CONFIG_SYS_I2C_SH_BASE3 0xE6826000
  110. #define CONFIG_SYS_I2C_SH_SPEED3 100000
  111. #define CONFIG_SYS_I2C_SH_BASE4 0xE6828000
  112. #define CONFIG_SYS_I2C_SH_SPEED4 100000
  113. #define CONFIG_SH_I2C_8BIT
  114. #define CONFIG_SH_I2C_DATA_HIGH 4
  115. #define CONFIG_SH_I2C_DATA_LOW 5
  116. #define CONFIG_SH_I2C_CLOCK 104000000 /* 104 MHz */
  117. #endif /* __KZM9G_H */