kmp204x-common.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * (C) Copyright 2013 Keymile AG
  3. * Valentin Longchamp <valentin.longchamp@keymile.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _CONFIG_KMP204X_H
  8. #define _CONFIG_KMP204X_H
  9. #define CONFIG_SYS_TEXT_BASE 0xfff40000
  10. #define CONFIG_KM_DEF_NETDEV "netdev=eth0\0"
  11. /* an additionnal option is required for UBI as subpage access is
  12. * supported in u-boot */
  13. #define CONFIG_KM_UBI_PART_BOOT_OPTS ",2048"
  14. #define CONFIG_NAND_ECC_BCH
  15. /* common KM defines */
  16. #include "keymile-common.h"
  17. #define CONFIG_SYS_RAMBOOT
  18. #define CONFIG_RAMBOOT_PBL
  19. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  20. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  21. #define CONFIG_SYS_FSL_PBL_PBI board/keymile/kmp204x/pbi.cfg
  22. #define CONFIG_SYS_FSL_PBL_RCW board/keymile/kmp204x/rcw_kmp204x.cfg
  23. /* High Level Configuration Options */
  24. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  25. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  26. #define CONFIG_MP /* support multiple processors */
  27. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  28. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  29. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  30. #define CONFIG_PCIE1 /* PCIE controller 1 */
  31. #define CONFIG_PCIE3 /* PCIE controller 3 */
  32. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  33. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  34. #define CONFIG_SYS_DPAA_RMAN /* RMan */
  35. /* Environment in SPI Flash */
  36. #define CONFIG_SYS_EXTRA_ENV_RELOC
  37. #define CONFIG_ENV_IS_IN_SPI_FLASH
  38. #define CONFIG_ENV_SPI_BUS 0
  39. #define CONFIG_ENV_SPI_CS 0
  40. #define CONFIG_ENV_SPI_MAX_HZ 20000000
  41. #define CONFIG_ENV_SPI_MODE 0
  42. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB for u-boot */
  43. #define CONFIG_ENV_SIZE 0x004000 /* 16K env */
  44. #define CONFIG_ENV_SECT_SIZE 0x010000
  45. #define CONFIG_ENV_OFFSET_REDUND 0x110000
  46. #define CONFIG_ENV_TOTAL_SIZE 0x020000
  47. #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
  48. #ifndef __ASSEMBLY__
  49. unsigned long get_board_sys_clk(unsigned long dummy);
  50. #endif
  51. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  52. /*
  53. * These can be toggled for performance analysis, otherwise use default.
  54. */
  55. #define CONFIG_SYS_CACHE_STASHING
  56. #define CONFIG_BACKSIDE_L2_CACHE
  57. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  58. #define CONFIG_BTB /* toggle branch predition */
  59. #define CONFIG_ENABLE_36BIT_PHYS
  60. #define CONFIG_ADDR_MAP
  61. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  62. #define CONFIG_POST CONFIG_SYS_POST_MEM_REGIONS /* POST memory regions test */
  63. /*
  64. * Config the L3 Cache as L3 SRAM
  65. */
  66. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  67. #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
  68. CONFIG_RAMBOOT_TEXT_BASE)
  69. #define CONFIG_SYS_L3_SIZE (1024 << 10)
  70. #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
  71. #define CONFIG_SYS_DCSRBAR 0xf0000000
  72. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  73. /*
  74. * DDR Setup
  75. */
  76. #define CONFIG_VERY_BIG_RAM
  77. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  78. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  79. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  80. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  81. #define CONFIG_DDR_SPD
  82. #define CONFIG_FSL_DDR_INTERACTIVE
  83. #define CONFIG_SYS_SPD_BUS_NUM 0
  84. #define SPD_EEPROM_ADDRESS 0x54
  85. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  86. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  87. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  88. /******************************************************************************
  89. * (PRAM usage)
  90. * ... -------------------------------------------------------
  91. * ... |ROOTFSSIZE | PNVRAM |PHRAM |RESERVED_PRAM | END_OF_RAM
  92. * ... |<------------------- pram -------------------------->|
  93. * ... -------------------------------------------------------
  94. * @END_OF_RAM:
  95. * @CONFIG_KM_RESERVED_PRAM: reserved pram for special purpose
  96. * @CONFIG_KM_PHRAM: address for /var
  97. * @CONFIG_KM_PNVRAM: address for PNVRAM (for the application)
  98. * @CONFIG_KM_ROOTFSSIZE: address for rootfilesystem in RAM
  99. */
  100. /* size of rootfs in RAM */
  101. #define CONFIG_KM_ROOTFSSIZE 0x0
  102. /* pseudo-non volatile RAM [hex] */
  103. #define CONFIG_KM_PNVRAM 0x80000
  104. /* physical RAM MTD size [hex] */
  105. #define CONFIG_KM_PHRAM 0x100000
  106. /* reserved pram area at the end of memory [hex]
  107. * u-boot reserves some memory for the MP boot page */
  108. #define CONFIG_KM_RESERVED_PRAM 0x1000
  109. /* set the default PRAM value to at least PNVRAM + PHRAM when pram env variable
  110. * is not valid yet, which is the case for when u-boot copies itself to RAM */
  111. #define CONFIG_PRAM ((CONFIG_KM_PNVRAM + CONFIG_KM_PHRAM)>>10)
  112. #define CONFIG_KM_CRAMFS_ADDR 0x2000000
  113. #define CONFIG_KM_KERNEL_ADDR 0x1000000 /* max kernel size 15.5Mbytes */
  114. #define CONFIG_KM_FDT_ADDR 0x1F80000 /* max dtb size 0.5Mbytes */
  115. /*
  116. * Local Bus Definitions
  117. */
  118. /* Set the local bus clock 1/8 of plat clk, 2 clk delay LALE */
  119. #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_8 | LCRR_EADC_2)
  120. /* Nand Flash */
  121. #define CONFIG_NAND_FSL_ELBC
  122. #define CONFIG_SYS_NAND_BASE 0xffa00000
  123. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  124. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  125. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  126. #define CONFIG_CMD_NAND
  127. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  128. #define CONFIG_BCH
  129. /* NAND flash config */
  130. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  131. | BR_PS_8 /* Port Size = 8 bit */ \
  132. | BR_MS_FCM /* MSEL = FCM */ \
  133. | BR_V) /* valid */
  134. #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_256KB /* length 256K */ \
  135. | OR_FCM_BCTLD /* LBCTL not ass */ \
  136. | OR_FCM_SCY_1 /* 1 clk wait cycle */ \
  137. | OR_FCM_RST /* 1 clk read setup */ \
  138. | OR_FCM_PGS /* Large page size */ \
  139. | OR_FCM_CST) /* 0.25 command setup */
  140. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  141. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  142. /* QRIO FPGA */
  143. #define CONFIG_SYS_QRIO_BASE 0xfb000000
  144. #define CONFIG_SYS_QRIO_BASE_PHYS 0xffb000000ull
  145. #define CONFIG_SYS_QRIO_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE_PHYS) \
  146. | BR_PS_8 /* Port Size 8 bits */ \
  147. | BR_DECC_OFF /* no error corr */ \
  148. | BR_MS_GPCM /* MSEL = GPCM */ \
  149. | BR_V) /* valid */
  150. #define CONFIG_SYS_QRIO_OR_PRELIM (OR_AM_64KB /* length 64K */ \
  151. | OR_GPCM_BCTLD /* no LCTL assert */ \
  152. | OR_GPCM_ACS_DIV4 /* LCS 1/4 clk after */ \
  153. | OR_GPCM_SCY_2 /* 2 clk wait cycles */ \
  154. | OR_GPCM_TRLX /* relaxed tmgs */ \
  155. | OR_GPCM_EAD) /* extra bus clk cycles */
  156. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_QRIO_BR_PRELIM /* QRIO Base Address */
  157. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_QRIO_OR_PRELIM /* QRIO Options */
  158. /* bootcounter in QRIO */
  159. #define CONFIG_BOOTCOUNT_LIMIT
  160. #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_QRIO_BASE + 0x20)
  161. #define CONFIG_BOARD_EARLY_INIT_F
  162. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  163. #define CONFIG_MISC_INIT_F
  164. #define CONFIG_MISC_INIT_R
  165. #define CONFIG_LAST_STAGE_INIT
  166. #define CONFIG_HWCONFIG
  167. /* define to use L1 as initial stack */
  168. #define CONFIG_L1_INIT_RAM
  169. #define CONFIG_SYS_INIT_RAM_LOCK
  170. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  171. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  172. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  173. /* The assembler doesn't like typecast */
  174. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  175. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  176. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  177. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  178. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  179. GENERATED_GBL_DATA_SIZE)
  180. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  181. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  182. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  183. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
  184. /* Serial Port - controlled on board with jumper J8
  185. * open - index 2
  186. * shorted - index 1
  187. */
  188. #define CONFIG_CONS_INDEX 1
  189. #define CONFIG_SYS_NS16550_SERIAL
  190. #define CONFIG_SYS_NS16550_REG_SIZE 1
  191. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  192. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  193. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  194. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  195. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  196. #define CONFIG_KM_CONSOLE_TTY "ttyS0"
  197. /* I2C */
  198. #define CONFIG_SYS_I2C
  199. #define CONFIG_SYS_I2C_INIT_BOARD
  200. #define CONFIG_SYS_I2C_SPEED 100000 /* deblocking */
  201. #define CONFIG_SYS_NUM_I2C_BUSES 3
  202. #define CONFIG_SYS_I2C_MAX_HOPS 1
  203. #define CONFIG_SYS_I2C_FSL /* Use FSL I2C driver */
  204. #define CONFIG_I2C_MULTI_BUS
  205. #define CONFIG_I2C_CMD_TREE
  206. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  207. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  208. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  209. #define CONFIG_SYS_I2C_BUSES { {0, {I2C_NULL_HOP} }, \
  210. {0, {{I2C_MUX_PCA9547, 0x70, 1 } } }, \
  211. {0, {{I2C_MUX_PCA9547, 0x70, 2 } } }, \
  212. }
  213. #ifndef __ASSEMBLY__
  214. void set_sda(int state);
  215. void set_scl(int state);
  216. int get_sda(void);
  217. int get_scl(void);
  218. #endif
  219. #define CONFIG_KM_IVM_BUS 1 /* I2C1 (Mux-Port 1)*/
  220. /*
  221. * eSPI - Enhanced SPI
  222. */
  223. #define CONFIG_SPI_FLASH_BAR /* 4 byte-addressing */
  224. #define CONFIG_SF_DEFAULT_SPEED 20000000
  225. #define CONFIG_SF_DEFAULT_MODE 0
  226. /*
  227. * General PCI
  228. * Memory space is mapped 1-1, but I/O space must start from 0.
  229. */
  230. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  231. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  232. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  233. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  234. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  235. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  236. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  237. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  238. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  239. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  240. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
  241. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  242. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
  243. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  244. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8010000
  245. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  246. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8010000ull
  247. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  248. /* Qman/Bman */
  249. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  250. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  251. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  252. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  253. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  254. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  255. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  256. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  257. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  258. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  259. CONFIG_SYS_BMAN_CENA_SIZE)
  260. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  261. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  262. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  263. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  264. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  265. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  266. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  267. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  268. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  269. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  270. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  271. CONFIG_SYS_QMAN_CENA_SIZE)
  272. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  273. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  274. #define CONFIG_SYS_DPAA_FMAN
  275. #define CONFIG_SYS_DPAA_PME
  276. /* Default address of microcode for the Linux Fman driver
  277. * env is stored at 0x100000, sector size is 0x10000, x2 (redundant)
  278. * ucode is stored after env, so we got 0x120000.
  279. */
  280. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  281. #define CONFIG_SYS_FMAN_FW_ADDR 0x120000
  282. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  283. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  284. #define CONFIG_FMAN_ENET
  285. #define CONFIG_PHYLIB_10G
  286. #define CONFIG_PHY_MARVELL /* there is a marvell phy */
  287. #define CONFIG_PCI_INDIRECT_BRIDGE
  288. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  289. #define CONFIG_DOS_PARTITION
  290. /* RGMII (FM1@DTESC5) is used as debug itf, it's the only one configured */
  291. #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x11
  292. #define CONFIG_SYS_TBIPA_VALUE 8
  293. #define CONFIG_PHYLIB /* recommended PHY management */
  294. #define CONFIG_ETHPRIME "FM1@DTSEC5"
  295. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  296. /*
  297. * Environment
  298. */
  299. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  300. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  301. /*
  302. * Hardware Watchdog
  303. */
  304. #define CONFIG_WATCHDOG /* enable CPU watchdog */
  305. #define CONFIG_WATCHDOG_PRESC 34 /* wdog prescaler 2^(64-34) (~10min) */
  306. #define CONFIG_WATCHDOG_RC WRC_CHIP /* reset chip on watchdog event */
  307. /*
  308. * additionnal command line configuration.
  309. */
  310. #define CONFIG_CMD_PCI
  311. #define CONFIG_CMD_ERRATA
  312. /* we don't need flash support */
  313. #define CONFIG_SYS_NO_FLASH
  314. #undef CONFIG_FLASH_CFI_MTD
  315. #undef CONFIG_JFFS2_CMDLINE
  316. /*
  317. * For booting Linux, the board info and command line data
  318. * have to be in the first 64 MB of memory, since this is
  319. * the maximum mapped by the Linux kernel during initialization.
  320. */
  321. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
  322. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  323. #ifdef CONFIG_CMD_KGDB
  324. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  325. #endif
  326. #define __USB_PHY_TYPE utmi
  327. #define CONFIG_USB_EHCI_FSL
  328. /*
  329. * Environment Configuration
  330. */
  331. #define CONFIG_ENV_OVERWRITE
  332. #ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
  333. #define CONFIG_KM_DEF_ENV "km-common=empty\0"
  334. #endif
  335. #ifndef MTDIDS_DEFAULT
  336. # define MTDIDS_DEFAULT "nand0=fsl_elbc_nand"
  337. #endif /* MTDIDS_DEFAULT */
  338. #ifndef MTDPARTS_DEFAULT
  339. # define MTDPARTS_DEFAULT "mtdparts=" \
  340. "fsl_elbc_nand:" \
  341. "-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ");"
  342. #endif /* MTDPARTS_DEFAULT */
  343. /* architecture specific default bootargs */
  344. #define CONFIG_KM_DEF_BOOT_ARGS_CPU ""
  345. /* FIXME: FDT_ADDR is unspecified */
  346. #define CONFIG_KM_DEF_ENV_CPU \
  347. "boot=bootm ${load_addr_r} - ${fdt_addr_r}\0" \
  348. "cramfsloadfdt=" \
  349. "cramfsload ${fdt_addr_r} " \
  350. "fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0" \
  351. "fdt_addr_r=" __stringify(CONFIG_KM_FDT_ADDR) "\0" \
  352. "u-boot="__stringify(CONFIG_HOSTNAME) "/u-boot.pbl\0" \
  353. "update=" \
  354. "sf probe 0;sf erase 0 +${filesize};" \
  355. "sf write ${load_addr_r} 0 ${filesize};\0" \
  356. "set_fdthigh=true\0" \
  357. "checkfdt=true\0" \
  358. ""
  359. #define CONFIG_HW_ENV_SETTINGS \
  360. "hwconfig=fsl_ddr:ctlr_intlv=cacheline\0" \
  361. "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
  362. "usb_dr_mode=host\0"
  363. #define CONFIG_KM_NEW_ENV \
  364. "newenv=sf probe 0;" \
  365. "sf erase " __stringify(CONFIG_ENV_OFFSET) " " \
  366. __stringify(CONFIG_ENV_TOTAL_SIZE)"\0"
  367. /* ppc_82xx is the equivalent to ppc_6xx, the generic ppc toolchain */
  368. #ifndef CONFIG_KM_DEF_ARCH
  369. #define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
  370. #endif
  371. #define CONFIG_EXTRA_ENV_SETTINGS \
  372. CONFIG_KM_DEF_ENV \
  373. CONFIG_KM_DEF_ARCH \
  374. CONFIG_KM_NEW_ENV \
  375. CONFIG_HW_ENV_SETTINGS \
  376. "EEprom_ivm=pca9547:70:9\0" \
  377. ""
  378. #endif /* _CONFIG_KMP204X_H */