km8321-common.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * Copyright (C) 2007 Logic Product Development, Inc.
  6. * Peter Barada <peterb@logicpd.com>
  7. *
  8. * Copyright (C) 2007 MontaVista Software, Inc.
  9. * Anton Vorontsov <avorontsov@ru.mvista.com>
  10. *
  11. * (C) Copyright 2008
  12. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  13. *
  14. * (C) Copyright 2010
  15. * Lukas Roggli, KEYMILE Ltd, lukas.roggli@keymile.com
  16. *
  17. * (C) Copyright 2010-2011
  18. * Thomas Reufer, KEYMILE Ltd, thomas.reufer@keymile.com
  19. *
  20. * SPDX-License-Identifier: GPL-2.0+
  21. */
  22. #ifndef __CONFIG_KM8321_COMMON_H
  23. #define __CONFIG_KM8321_COMMON_H
  24. /*
  25. * High Level Configuration Options
  26. */
  27. #define CONFIG_QE /* Has QE */
  28. #define CONFIG_MPC832x /* MPC832x CPU specific */
  29. #define CONFIG_KM8321 /* Keymile PBEC8321 board specific */
  30. #define CONFIG_KM_DEF_ARCH "arch=ppc_8xx\0"
  31. /* include common defines/options for all 83xx Keymile boards */
  32. #include "km83xx-common.h"
  33. /*
  34. * System IO Config
  35. */
  36. #define CONFIG_SYS_SICRL SICRL_IRQ_CKS
  37. /*
  38. * Hardware Reset Configuration Word
  39. */
  40. #define CONFIG_SYS_HRCW_LOW (\
  41. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 | \
  42. HRCWL_DDR_TO_SCB_CLK_2X1 | \
  43. HRCWL_CSB_TO_CLKIN_2X1 | \
  44. HRCWL_CORE_TO_CSB_2_5X1 | \
  45. HRCWL_CE_PLL_VCO_DIV_2 | \
  46. HRCWL_CE_TO_PLL_1X3)
  47. #define CONFIG_SYS_HRCW_HIGH (\
  48. HRCWH_PCI_AGENT | \
  49. HRCWH_PCI_ARBITER_DISABLE | \
  50. HRCWH_CORE_ENABLE | \
  51. HRCWH_FROM_0X00000100 | \
  52. HRCWH_BOOTSEQ_DISABLE | \
  53. HRCWH_SW_WATCHDOG_DISABLE | \
  54. HRCWH_ROM_LOC_LOCAL_16BIT | \
  55. HRCWH_BIG_ENDIAN | \
  56. HRCWH_LALE_NORMAL)
  57. #define CONFIG_SYS_DDRCDR (\
  58. DDRCDR_EN | \
  59. DDRCDR_PZ_MAXZ | \
  60. DDRCDR_NZ_MAXZ | \
  61. DDRCDR_M_ODR)
  62. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f
  63. #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
  64. SDRAM_CFG_32_BE | \
  65. SDRAM_CFG_SREN | \
  66. SDRAM_CFG_HSE)
  67. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
  68. #define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  69. #define CONFIG_SYS_DDR_INTERVAL ((0x064 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
  70. (0x200 << SDRAM_INTERVAL_REFINT_SHIFT))
  71. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \
  72. CSCONFIG_ODT_WR_CFG | \
  73. CSCONFIG_ROW_BIT_13 | \
  74. CSCONFIG_COL_BIT_10)
  75. #define CONFIG_SYS_DDR_MODE 0x47860242
  76. #define CONFIG_SYS_DDR_MODE2 0x8080c000
  77. #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
  78. (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
  79. (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
  80. (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
  81. (0 << TIMING_CFG0_WWT_SHIFT) | \
  82. (0 << TIMING_CFG0_RRT_SHIFT) | \
  83. (0 << TIMING_CFG0_WRT_SHIFT) | \
  84. (0 << TIMING_CFG0_RWT_SHIFT))
  85. #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_40) | \
  86. (2 << TIMING_CFG1_WRTORD_SHIFT) | \
  87. (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
  88. (3 << TIMING_CFG1_WRREC_SHIFT) | \
  89. (7 << TIMING_CFG1_REFREC_SHIFT) | \
  90. (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
  91. (7 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
  92. (3 << TIMING_CFG1_PRETOACT_SHIFT))
  93. #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
  94. (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
  95. (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
  96. (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
  97. (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
  98. (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
  99. (5 << TIMING_CFG2_CPO_SHIFT))
  100. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  101. #define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000
  102. #define CONFIG_SYS_KMBEC_FPGA_SIZE 128
  103. /* EEprom support */
  104. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  105. /*
  106. * Local Bus Configuration & Clock Setup
  107. */
  108. #define CONFIG_SYS_LCRR_DBYP 0x80000000
  109. #define CONFIG_SYS_LCRR_EADC 0x00010000
  110. #define CONFIG_SYS_LCRR_CLKDIV 0x00000002
  111. #define CONFIG_SYS_LBC_LBCR 0x00000000
  112. /*
  113. * MMU Setup
  114. */
  115. #define CONFIG_SYS_IBAT7L (0)
  116. #define CONFIG_SYS_IBAT7U (0)
  117. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  118. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  119. #endif /* __CONFIG_KM8321_COMMON_H */