km8309-common.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /*
  2. * Copyright (C) 2012 Keymile AG
  3. * Gerlando Falauto <gerlando.falauto@keymile.com>
  4. *
  5. * Based on km8321-common.h, see respective copyright notice for credits
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __CONFIG_KM8309_COMMON_H
  10. #define __CONFIG_KM8309_COMMON_H
  11. /*
  12. * High Level Configuration Options
  13. */
  14. #define CONFIG_E300 1 /* E300 family */
  15. #define CONFIG_QE 1 /* Has QE */
  16. #define CONFIG_MPC830x 1 /* MPC830x family */
  17. #define CONFIG_MPC8309 1 /* MPC8309 CPU specific */
  18. #define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
  19. #define CONFIG_CMD_DIAG 1
  20. /* include common defines/options for all 83xx Keymile boards */
  21. #include "km83xx-common.h"
  22. /* QE microcode/firmware address */
  23. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  24. /* between the u-boot partition and env */
  25. #ifndef CONFIG_SYS_QE_FW_ADDR
  26. #define CONFIG_SYS_QE_FW_ADDR 0xF00C0000
  27. #endif
  28. /*
  29. * System IO Config
  30. */
  31. /* 0x14000180 SICR_1 */
  32. #define CONFIG_SYS_SICRL (0 \
  33. | SICR_1_UART1_UART1RTS \
  34. | SICR_1_I2C_CKSTOP \
  35. | SICR_1_IRQ_A_IRQ \
  36. | SICR_1_IRQ_B_IRQ \
  37. | SICR_1_GPIO_A_GPIO \
  38. | SICR_1_GPIO_B_GPIO \
  39. | SICR_1_GPIO_C_GPIO \
  40. | SICR_1_GPIO_D_GPIO \
  41. | SICR_1_GPIO_E_GPIO \
  42. | SICR_1_GPIO_F_GPIO \
  43. | SICR_1_USB_A_UART2S \
  44. | SICR_1_USB_B_UART2RTS \
  45. | SICR_1_FEC1_FEC1 \
  46. | SICR_1_FEC2_FEC2 \
  47. )
  48. /* 0x00080400 SICR_2 */
  49. #define CONFIG_SYS_SICRH (0 \
  50. | SICR_2_FEC3_FEC3 \
  51. | SICR_2_HDLC1_A_HDLC1 \
  52. | SICR_2_ELBC_A_LA \
  53. | SICR_2_ELBC_B_LCLK \
  54. | SICR_2_HDLC2_A_HDLC2 \
  55. | SICR_2_USB_D_GPIO \
  56. | SICR_2_PCI_PCI \
  57. | SICR_2_HDLC1_B_HDLC1 \
  58. | SICR_2_HDLC1_C_HDLC1 \
  59. | SICR_2_HDLC2_B_GPIO \
  60. | SICR_2_HDLC2_C_HDLC2 \
  61. | SICR_2_QUIESCE_B \
  62. )
  63. /* GPR_1 */
  64. #define CONFIG_SYS_GPR1 0x50008060
  65. #define CONFIG_SYS_GP1DIR 0x00000000
  66. #define CONFIG_SYS_GP1ODR 0x00000000
  67. #define CONFIG_SYS_GP2DIR 0xFF000000
  68. #define CONFIG_SYS_GP2ODR 0x00000000
  69. /*
  70. * Hardware Reset Configuration Word
  71. */
  72. #define CONFIG_SYS_HRCW_LOW (\
  73. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 | \
  74. HRCWL_DDR_TO_SCB_CLK_2X1 | \
  75. HRCWL_CSB_TO_CLKIN_2X1 | \
  76. HRCWL_CORE_TO_CSB_2X1 | \
  77. HRCWL_CE_PLL_VCO_DIV_2 | \
  78. HRCWL_CE_TO_PLL_1X3)
  79. #define CONFIG_SYS_HRCW_HIGH (\
  80. HRCWH_PCI_AGENT | \
  81. HRCWH_PCI_ARBITER_DISABLE | \
  82. HRCWH_CORE_ENABLE | \
  83. HRCWH_FROM_0X00000100 | \
  84. HRCWH_BOOTSEQ_DISABLE | \
  85. HRCWH_SW_WATCHDOG_DISABLE | \
  86. HRCWH_ROM_LOC_LOCAL_16BIT | \
  87. HRCWH_BIG_ENDIAN | \
  88. HRCWH_LALE_NORMAL)
  89. #define CONFIG_SYS_DDRCDR (\
  90. DDRCDR_EN | \
  91. DDRCDR_PZ_MAXZ | \
  92. DDRCDR_NZ_MAXZ | \
  93. DDRCDR_M_ODR)
  94. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f
  95. #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
  96. SDRAM_CFG_32_BE | \
  97. SDRAM_CFG_SREN | \
  98. SDRAM_CFG_HSE)
  99. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
  100. #define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  101. #define CONFIG_SYS_DDR_INTERVAL ((0x064 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
  102. (0x200 << SDRAM_INTERVAL_REFINT_SHIFT))
  103. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \
  104. CSCONFIG_ODT_RD_NEVER | \
  105. CSCONFIG_ODT_WR_ONLY_CURRENT | \
  106. CSCONFIG_ROW_BIT_13 | \
  107. CSCONFIG_COL_BIT_10)
  108. #define CONFIG_SYS_DDR_MODE 0x47860242
  109. #define CONFIG_SYS_DDR_MODE2 0x8080c000
  110. #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
  111. (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
  112. (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
  113. (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
  114. (0 << TIMING_CFG0_WWT_SHIFT) | \
  115. (0 << TIMING_CFG0_RRT_SHIFT) | \
  116. (0 << TIMING_CFG0_WRT_SHIFT) | \
  117. (0 << TIMING_CFG0_RWT_SHIFT))
  118. #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_40) | \
  119. (2 << TIMING_CFG1_WRTORD_SHIFT) | \
  120. (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
  121. (3 << TIMING_CFG1_WRREC_SHIFT) | \
  122. (7 << TIMING_CFG1_REFREC_SHIFT) | \
  123. (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
  124. (7 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
  125. (3 << TIMING_CFG1_PRETOACT_SHIFT))
  126. #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
  127. (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
  128. (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
  129. (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
  130. (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
  131. (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
  132. (5 << TIMING_CFG2_CPO_SHIFT))
  133. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  134. #define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000
  135. #define CONFIG_SYS_KMBEC_FPGA_SIZE 128
  136. /* EEprom support */
  137. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  138. /*
  139. * Local Bus Configuration & Clock Setup
  140. */
  141. #define CONFIG_SYS_LCRR_DBYP 0x80000000
  142. #define CONFIG_SYS_LCRR_EADC 0x00010000
  143. #define CONFIG_SYS_LCRR_CLKDIV 0x00000002
  144. #define CONFIG_SYS_LBC_LBCR 0x00000000
  145. /*
  146. * MMU Setup
  147. */
  148. #define CONFIG_SYS_IBAT7L (0)
  149. #define CONFIG_SYS_IBAT7U (0)
  150. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  151. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  152. #endif /* __CONFIG_KM8309_COMMON_H */