kilauea.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529
  1. /*
  2. * Copyright (c) 2008 Nuovation System Designs, LLC
  3. * Grant Erickson <gerickson@nuovations.com>
  4. *
  5. * (C) Copyright 2007
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /************************************************************************
  11. * kilauea.h - configuration for AMCC Kilauea (405EX)
  12. ***********************************************************************/
  13. #ifndef __CONFIG_H
  14. #define __CONFIG_H
  15. /*-----------------------------------------------------------------------
  16. * High Level Configuration Options
  17. *----------------------------------------------------------------------*/
  18. #define CONFIG_KILAUEA 1 /* Board is Kilauea */
  19. #define CONFIG_405EX 1 /* Specifc 405EX support*/
  20. #define CONFIG_SYS_CLK_FREQ 33333333 /* ext frequency to pll */
  21. #ifndef CONFIG_SYS_TEXT_BASE
  22. #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
  23. #endif
  24. /*
  25. * CHIP_21 errata - you must set this to match your exact CPU, else your
  26. * board will not boot. DO NOT enable this unless you have JTAG available
  27. * for recovery, in the event you get it wrong.
  28. *
  29. * Kilauea uses the 405EX, while Haleakala uses the 405EXr. Either board
  30. * may be equipped for security or not. You must look at the CPU part
  31. * number to be sure what you have.
  32. */
  33. /* #define CONFIG_SYS_4xx_CHIP_21_405EX_NO_SECURITY */
  34. /* #define CONFIG_SYS_4xx_CHIP_21_405EX_SECURITY */
  35. /* #define CONFIG_SYS_4xx_CHIP_21_405EXr_NO_SECURITY */
  36. /* #define CONFIG_SYS_4xx_CHIP_21_405EXr_SECURITY */
  37. /*
  38. * Include common defines/options for all AMCC eval boards
  39. */
  40. #define CONFIG_HOSTNAME kilauea
  41. #include "amcc-common.h"
  42. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  43. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  44. #define CONFIG_BOARD_TYPES
  45. #define CONFIG_BOARD_EMAC_COUNT
  46. /*-----------------------------------------------------------------------
  47. * Base addresses -- Note these are effective addresses where the
  48. * actual resources get mapped (not physical addresses)
  49. *----------------------------------------------------------------------*/
  50. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  51. #define CONFIG_SYS_NAND_ADDR 0xF8000000
  52. #define CONFIG_SYS_FPGA_BASE 0xF0000000
  53. /*-----------------------------------------------------------------------
  54. * Initial RAM & Stack Pointer Configuration Options
  55. *
  56. * There are traditionally three options for the primordial
  57. * (i.e. initial) stack usage on the 405-series:
  58. *
  59. * 1) On-chip Memory (OCM) (i.e. SRAM)
  60. * 2) Data cache
  61. * 3) SDRAM
  62. *
  63. * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
  64. * the latter of which is less than desireable since it requires
  65. * setting up the SDRAM and ECC in assembly code.
  66. *
  67. * To use (2), define 'CONFIG_SYS_INIT_DCACHE_CS' to be an unused chip
  68. * select on the External Bus Controller (EBC) and then select a
  69. * value for 'CONFIG_SYS_INIT_RAM_ADDR' outside of the range of valid,
  70. * physical SDRAM. Otherwise, undefine 'CONFIG_SYS_INIT_DCACHE_CS' and
  71. * select a value for 'CONFIG_SYS_INIT_RAM_ADDR' within the range of valid,
  72. * physical SDRAM to use (3).
  73. *-----------------------------------------------------------------------*/
  74. #define CONFIG_SYS_INIT_DCACHE_CS 4
  75. #if defined(CONFIG_SYS_INIT_DCACHE_CS)
  76. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
  77. #else
  78. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + (32 << 20)) /* 32 MiB */
  79. #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
  80. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10) /* 4 KiB */
  81. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  82. /*
  83. * If the data cache is being used for the primordial stack and global
  84. * data area, the POST word must be placed somewhere else. The General
  85. * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
  86. * its compare and mask register contents across reset, so it is used
  87. * for the POST word.
  88. */
  89. #if defined(CONFIG_SYS_INIT_DCACHE_CS)
  90. # define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  91. # define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
  92. #else
  93. # define CONFIG_SYS_INIT_EXTRA_SIZE 16
  94. # define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_EXTRA_SIZE)
  95. # define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_INIT_RAM_ADDR
  96. #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
  97. /*-----------------------------------------------------------------------
  98. * Serial Port
  99. *----------------------------------------------------------------------*/
  100. #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  101. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  102. /*-----------------------------------------------------------------------
  103. * Environment
  104. *----------------------------------------------------------------------*/
  105. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  106. /*-----------------------------------------------------------------------
  107. * FLASH related
  108. *----------------------------------------------------------------------*/
  109. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  110. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  111. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  112. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  113. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  114. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  115. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  116. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  117. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  118. #ifdef CONFIG_ENV_IS_IN_FLASH
  119. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  120. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  121. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  122. /* Address and size of Redundant Environment Sector */
  123. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  124. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  125. #endif /* CONFIG_ENV_IS_IN_FLASH */
  126. /*-----------------------------------------------------------------------
  127. * NAND FLASH
  128. *----------------------------------------------------------------------*/
  129. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  130. #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  131. #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  132. /*-----------------------------------------------------------------------
  133. * DDR SDRAM
  134. *----------------------------------------------------------------------*/
  135. #define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
  136. /*
  137. * CONFIG_PPC4xx_DDR_AUTOCALIBRATION
  138. *
  139. * Note: DDR Autocalibration Method_A scans the full range of possible PPC4xx
  140. * SDRAM Controller DDR autocalibration values and takes a lot longer
  141. * to run than Method_B.
  142. * (See the Method_A and Method_B algorithm discription in the file:
  143. * arch/powerpc/cpu/ppc4xx/4xx_ibm_ddr2_autocalib.c)
  144. * Define CONFIG_PPC4xx_DDR_METHOD_A to use DDR autocalibration Method_A
  145. *
  146. * DDR Autocalibration Method_B is the default.
  147. */
  148. #define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
  149. #define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
  150. #undef CONFIG_PPC4xx_DDR_METHOD_A
  151. #define CONFIG_SYS_SDRAM0_MB0CF_BASE (( 0 << 20) + CONFIG_SYS_SDRAM_BASE)
  152. /* DDR1/2 SDRAM Device Control Register Data Values */
  153. #define CONFIG_SYS_SDRAM0_MB0CF ((CONFIG_SYS_SDRAM0_MB0CF_BASE >> 3) | \
  154. SDRAM_RXBAS_SDSZ_256MB | \
  155. SDRAM_RXBAS_SDAM_MODE7 | \
  156. SDRAM_RXBAS_SDBE_ENABLE)
  157. #define CONFIG_SYS_SDRAM0_MB1CF SDRAM_RXBAS_SDBE_DISABLE
  158. #define CONFIG_SYS_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
  159. #define CONFIG_SYS_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
  160. #define CONFIG_SYS_SDRAM0_MCOPT1 (SDRAM_MCOPT1_PMU_OPEN | \
  161. SDRAM_MCOPT1_8_BANKS | \
  162. SDRAM_MCOPT1_DDR2_TYPE | \
  163. SDRAM_MCOPT1_QDEP | \
  164. SDRAM_MCOPT1_DCOO_DISABLED)
  165. #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
  166. #define CONFIG_SYS_SDRAM0_MODT0 (SDRAM_MODT_EB0W_ENABLE | \
  167. SDRAM_MODT_EB0R_ENABLE)
  168. #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
  169. #define CONFIG_SYS_SDRAM0_CODT (SDRAM_CODT_RK0R_ON | \
  170. SDRAM_CODT_CKLZ_36OHM | \
  171. SDRAM_CODT_DQS_1_8_V_DDR2 | \
  172. SDRAM_CODT_IO_NMODE)
  173. #define CONFIG_SYS_SDRAM0_RTR SDRAM_RTR_RINT_ENCODE(1560)
  174. #define CONFIG_SYS_SDRAM0_INITPLR0 (SDRAM_INITPLR_ENABLE | \
  175. SDRAM_INITPLR_IMWT_ENCODE(80) | \
  176. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_NOP))
  177. #define CONFIG_SYS_SDRAM0_INITPLR1 (SDRAM_INITPLR_ENABLE | \
  178. SDRAM_INITPLR_IMWT_ENCODE(3) | \
  179. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
  180. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  181. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
  182. #define CONFIG_SYS_SDRAM0_INITPLR2 (SDRAM_INITPLR_ENABLE | \
  183. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  184. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  185. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR2) | \
  186. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR2_TEMP_COMMERCIAL))
  187. #define CONFIG_SYS_SDRAM0_INITPLR3 (SDRAM_INITPLR_ENABLE | \
  188. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  189. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  190. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR3) | \
  191. SDRAM_INITPLR_IMA_ENCODE(0))
  192. #define CONFIG_SYS_SDRAM0_INITPLR4 (SDRAM_INITPLR_ENABLE | \
  193. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  194. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  195. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  196. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_DQS_DISABLE | \
  197. JEDEC_MA_EMR_RTT_75OHM))
  198. #define CONFIG_SYS_SDRAM0_INITPLR5 (SDRAM_INITPLR_ENABLE | \
  199. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  200. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  201. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  202. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
  203. JEDEC_MA_MR_CL_DDR2_4_0_CLK | \
  204. JEDEC_MA_MR_BLEN_4 | \
  205. JEDEC_MA_MR_DLL_RESET))
  206. #define CONFIG_SYS_SDRAM0_INITPLR6 (SDRAM_INITPLR_ENABLE | \
  207. SDRAM_INITPLR_IMWT_ENCODE(3) | \
  208. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
  209. SDRAM_INITPLR_IBA_ENCODE(0x0) | \
  210. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
  211. #define CONFIG_SYS_SDRAM0_INITPLR7 (SDRAM_INITPLR_ENABLE | \
  212. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  213. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  214. #define CONFIG_SYS_SDRAM0_INITPLR8 (SDRAM_INITPLR_ENABLE | \
  215. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  216. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  217. #define CONFIG_SYS_SDRAM0_INITPLR9 (SDRAM_INITPLR_ENABLE | \
  218. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  219. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  220. #define CONFIG_SYS_SDRAM0_INITPLR10 (SDRAM_INITPLR_ENABLE | \
  221. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  222. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  223. #define CONFIG_SYS_SDRAM0_INITPLR11 (SDRAM_INITPLR_ENABLE | \
  224. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  225. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  226. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  227. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
  228. JEDEC_MA_MR_CL_DDR2_4_0_CLK | \
  229. JEDEC_MA_MR_BLEN_4))
  230. #define CONFIG_SYS_SDRAM0_INITPLR12 (SDRAM_INITPLR_ENABLE | \
  231. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  232. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  233. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  234. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_ENTER | \
  235. JEDEC_MA_EMR_RDQS_DISABLE | \
  236. JEDEC_MA_EMR_DQS_DISABLE | \
  237. JEDEC_MA_EMR_RTT_DISABLED | \
  238. JEDEC_MA_EMR_ODS_NORMAL))
  239. #define CONFIG_SYS_SDRAM0_INITPLR13 (SDRAM_INITPLR_ENABLE | \
  240. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  241. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  242. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  243. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_EXIT | \
  244. JEDEC_MA_EMR_RDQS_DISABLE | \
  245. JEDEC_MA_EMR_DQS_DISABLE | \
  246. JEDEC_MA_EMR_RTT_DISABLED | \
  247. JEDEC_MA_EMR_ODS_NORMAL))
  248. #define CONFIG_SYS_SDRAM0_INITPLR14 (SDRAM_INITPLR_DISABLE)
  249. #define CONFIG_SYS_SDRAM0_INITPLR15 (SDRAM_INITPLR_DISABLE)
  250. #define CONFIG_SYS_SDRAM0_RQDC (SDRAM_RQDC_RQDE_ENABLE | \
  251. SDRAM_RQDC_RQFD_ENCODE(56))
  252. #define CONFIG_SYS_SDRAM0_RFDC SDRAM_RFDC_RFFD_ENCODE(521)
  253. #define CONFIG_SYS_SDRAM0_RDCC (SDRAM_RDCC_RDSS_T2)
  254. #define CONFIG_SYS_SDRAM0_DLCR (SDRAM_DLCR_DCLM_AUTO | \
  255. SDRAM_DLCR_DLCS_CONT_DONE | \
  256. SDRAM_DLCR_DLCV_ENCODE(165))
  257. #define CONFIG_SYS_SDRAM0_CLKTR (SDRAM_CLKTR_CLKP_180_DEG_ADV)
  258. #define CONFIG_SYS_SDRAM0_WRDTR 0x00000000
  259. #define CONFIG_SYS_SDRAM0_SDTR1 (SDRAM_SDTR1_LDOF_2_CLK | \
  260. SDRAM_SDTR1_RTW_2_CLK | \
  261. SDRAM_SDTR1_RTRO_1_CLK)
  262. #define CONFIG_SYS_SDRAM0_SDTR2 (SDRAM_SDTR2_RCD_3_CLK | \
  263. SDRAM_SDTR2_WTR_2_CLK | \
  264. SDRAM_SDTR2_XSNR_32_CLK | \
  265. SDRAM_SDTR2_WPC_4_CLK | \
  266. SDRAM_SDTR2_RPC_2_CLK | \
  267. SDRAM_SDTR2_RP_3_CLK | \
  268. SDRAM_SDTR2_RRD_2_CLK)
  269. #define CONFIG_SYS_SDRAM0_SDTR3 (SDRAM_SDTR3_RAS_ENCODE(8) | \
  270. SDRAM_SDTR3_RC_ENCODE(11) | \
  271. SDRAM_SDTR3_XCS | \
  272. SDRAM_SDTR3_RFC_ENCODE(26))
  273. #define CONFIG_SYS_SDRAM0_MMODE (SDRAM_MMODE_WR_DDR2_3_CYC | \
  274. SDRAM_MMODE_DCL_DDR2_4_0_CLK | \
  275. SDRAM_MMODE_BLEN_4)
  276. #define CONFIG_SYS_SDRAM0_MEMODE (SDRAM_MEMODE_DQS_DISABLE | \
  277. SDRAM_MEMODE_RTT_75OHM)
  278. /*-----------------------------------------------------------------------
  279. * I2C
  280. *----------------------------------------------------------------------*/
  281. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  282. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
  283. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  284. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  285. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  286. /* I2C bootstrap EEPROM */
  287. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
  288. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
  289. #define CONFIG_4xx_CONFIG_BLOCKSIZE 16
  290. /* Standard DTT sensor configuration */
  291. #define CONFIG_DTT_DS1775 1
  292. #define CONFIG_DTT_SENSORS { 0 }
  293. #define CONFIG_SYS_I2C_DTT_ADDR 0x48
  294. /* RTC configuration */
  295. #define CONFIG_RTC_DS1338 1
  296. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  297. /*-----------------------------------------------------------------------
  298. * Ethernet
  299. *----------------------------------------------------------------------*/
  300. #define CONFIG_M88E1111_PHY 1
  301. #define CONFIG_IBM_EMAC4_V4 1
  302. #define CONFIG_EMAC_PHY_MODE EMAC_PHY_MODE_RGMII_RGMII
  303. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  304. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  305. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  306. #define CONFIG_HAS_ETH0 1
  307. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  308. #define CONFIG_PHY1_ADDR 2
  309. /* Debug messages for the DDR autocalibration */
  310. #define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
  311. /*
  312. * Default environment variables
  313. */
  314. #define CONFIG_EXTRA_ENV_SETTINGS \
  315. CONFIG_AMCC_DEF_ENV \
  316. CONFIG_AMCC_DEF_ENV_POWERPC \
  317. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  318. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  319. "logversion=2\0" \
  320. "kernel_addr=fc000000\0" \
  321. "fdt_addr=fc1e0000\0" \
  322. "ramdisk_addr=fc200000\0" \
  323. "pciconfighost=1\0" \
  324. "pcie_mode=RP:RP\0" \
  325. ""
  326. /*
  327. * Commands additional to the ones defined in amcc-common.h
  328. */
  329. #define CONFIG_CMD_CHIP_CONFIG
  330. #define CONFIG_CMD_DATE
  331. #define CONFIG_CMD_NAND
  332. #define CONFIG_CMD_PCI
  333. #define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY
  334. /* POST support */
  335. #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
  336. CONFIG_SYS_POST_CPU | \
  337. CONFIG_SYS_POST_ETHER | \
  338. CONFIG_SYS_POST_I2C | \
  339. CONFIG_SYS_POST_MEMORY_ON | \
  340. CONFIG_SYS_POST_UART)
  341. /* Define here the base-addresses of the UARTs to test in POST */
  342. #define CONFIG_SYS_POST_UART_TABLE { CONFIG_SYS_NS16550_COM1, \
  343. CONFIG_SYS_NS16550_COM2 }
  344. #define CONFIG_LOGBUFFER
  345. #define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
  346. /*-----------------------------------------------------------------------
  347. * PCI stuff
  348. *----------------------------------------------------------------------*/
  349. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  350. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  351. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  352. /*-----------------------------------------------------------------------
  353. * PCIe stuff
  354. *----------------------------------------------------------------------*/
  355. #define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
  356. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
  357. #define CONFIG_SYS_PCIE0_CFGBASE 0xa0000000 /* remote access */
  358. #define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000 /* local access */
  359. #define CONFIG_SYS_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
  360. #define CONFIG_SYS_PCIE1_CFGBASE 0xc0000000 /* remote access */
  361. #define CONFIG_SYS_PCIE1_XCFGBASE 0xd0000000 /* local access */
  362. #define CONFIG_SYS_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
  363. #define CONFIG_SYS_PCIE0_UTLBASE 0xef502000
  364. #define CONFIG_SYS_PCIE1_UTLBASE 0xef503000
  365. /* base address of inbound PCIe window */
  366. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
  367. /*-----------------------------------------------------------------------
  368. * External Bus Controller (EBC) Setup
  369. *----------------------------------------------------------------------*/
  370. #define CONFIG_SYS_NAND_CS 1 /* NAND chip connected to CSx */
  371. /* Memory Bank 0 (NOR-FLASH) initialization */
  372. #define CONFIG_SYS_EBC_PB0AP 0x05806500
  373. #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
  374. /* Memory Bank 1 (NAND-FLASH) initialization */
  375. #define CONFIG_SYS_EBC_PB1AP 0x018003c0
  376. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_NAND_ADDR | 0x1e000)
  377. /* Memory Bank 2 (FPGA) initialization */
  378. #define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_ENABLED | \
  379. EBC_BXAP_FWT_ENCODE(6) | \
  380. EBC_BXAP_BWT_ENCODE(1) | \
  381. EBC_BXAP_BCE_DISABLE | \
  382. EBC_BXAP_BCT_2TRANS | \
  383. EBC_BXAP_CSN_ENCODE(0) | \
  384. EBC_BXAP_OEN_ENCODE(0) | \
  385. EBC_BXAP_WBN_ENCODE(3) | \
  386. EBC_BXAP_WBF_ENCODE(1) | \
  387. EBC_BXAP_TH_ENCODE(4) | \
  388. EBC_BXAP_RE_DISABLED | \
  389. EBC_BXAP_SOR_DELAYED | \
  390. EBC_BXAP_BEM_WRITEONLY | \
  391. EBC_BXAP_PEN_DISABLED)
  392. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA_BASE | 0x18000)
  393. #define CONFIG_SYS_EBC_CFG 0x7FC00000 /* EBC0_CFG */
  394. /*-----------------------------------------------------------------------
  395. * GPIO Setup
  396. *----------------------------------------------------------------------*/
  397. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  398. { \
  399. /* GPIO Core 0 */ \
  400. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
  401. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
  402. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
  403. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
  404. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
  405. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
  406. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
  407. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
  408. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
  409. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
  410. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
  411. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
  412. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
  413. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
  414. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
  415. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
  416. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
  417. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
  418. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
  419. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
  420. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
  421. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
  422. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
  423. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
  424. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
  425. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
  426. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
  427. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
  428. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO28 */ \
  429. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
  430. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
  431. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
  432. } \
  433. }
  434. /*-----------------------------------------------------------------------
  435. * Some Kilauea stuff..., mainly fpga registers
  436. */
  437. #define CONFIG_SYS_FPGA_REG_BASE CONFIG_SYS_FPGA_BASE
  438. #define CONFIG_SYS_FPGA_FIFO_BASE (CONFIG_SYS_FPGA_BASE | (1 << 10))
  439. /* interrupt */
  440. #define CONFIG_SYS_FPGA_SLIC0_R_DPRAM_INT 0x80000000
  441. #define CONFIG_SYS_FPGA_SLIC0_W_DPRAM_INT 0x40000000
  442. #define CONFIG_SYS_FPGA_SLIC1_R_DPRAM_INT 0x20000000
  443. #define CONFIG_SYS_FPGA_SLIC1_W_DPRAM_INT 0x10000000
  444. #define CONFIG_SYS_FPGA_PHY0_INT 0x08000000
  445. #define CONFIG_SYS_FPGA_PHY1_INT 0x04000000
  446. #define CONFIG_SYS_FPGA_SLIC0_INT 0x02000000
  447. #define CONFIG_SYS_FPGA_SLIC1_INT 0x01000000
  448. /* DPRAM setting */
  449. /* 00: 32B; 01: 64B; 10: 128B; 11: 256B */
  450. #define CONFIG_SYS_FPGA_DPRAM_R_INT_LINE 0x00400000 /* 64 B */
  451. #define CONFIG_SYS_FPGA_DPRAM_W_INT_LINE 0x00100000 /* 64 B */
  452. #define CONFIG_SYS_FPGA_DPRAM_RW_TYPE 0x00080000
  453. #define CONFIG_SYS_FPGA_DPRAM_RST 0x00040000
  454. #define CONFIG_SYS_FPGA_UART0_FO 0x00020000
  455. #define CONFIG_SYS_FPGA_UART1_FO 0x00010000
  456. /* loopback */
  457. #define CONFIG_SYS_FPGA_CHIPSIDE_LOOPBACK 0x00004000
  458. #define CONFIG_SYS_FPGA_LINESIDE_LOOPBACK 0x00008000
  459. #define CONFIG_SYS_FPGA_SLIC0_ENABLE 0x00002000
  460. #define CONFIG_SYS_FPGA_SLIC1_ENABLE 0x00001000
  461. #define CONFIG_SYS_FPGA_SLIC0_CS 0x00000800
  462. #define CONFIG_SYS_FPGA_SLIC1_CS 0x00000400
  463. #define CONFIG_SYS_FPGA_USER_LED0 0x00000200
  464. #define CONFIG_SYS_FPGA_USER_LED1 0x00000100
  465. #define CONFIG_SYS_FPGA_MAGIC_MASK 0xffff0000
  466. #define CONFIG_SYS_FPGA_MAGIC 0xabcd0000
  467. #define CONFIG_SYS_FPGA_VER_MASK 0x0000ff00
  468. #endif /* __CONFIG_H */