katmai.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /************************************************************************
  10. * katmai.h - configuration for AMCC Katmai (440SPe)
  11. ***********************************************************************/
  12. #ifndef __CONFIG_H
  13. #define __CONFIG_H
  14. /*-----------------------------------------------------------------------
  15. * High Level Configuration Options
  16. *----------------------------------------------------------------------*/
  17. #define CONFIG_KATMAI 1 /* Board is Katmai */
  18. #define CONFIG_440 1 /* ... PPC440 family */
  19. #define CONFIG_440SPE 1 /* Specifc SPe support */
  20. #define CONFIG_440SPE_REVA 1 /* Support old Rev A. */
  21. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  22. #define CONFIG_SYS_4xx_RESET_TYPE 0x2 /* use chip reset on this board */
  23. #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
  24. /*
  25. * Enable this board for more than 2GB of SDRAM
  26. */
  27. #define CONFIG_VERY_BIG_RAM
  28. /*
  29. * Include common defines/options for all AMCC eval boards
  30. */
  31. #define CONFIG_HOSTNAME katmai
  32. #include "amcc-common.h"
  33. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  34. #undef CONFIG_SHOW_BOOT_PROGRESS
  35. /*-----------------------------------------------------------------------
  36. * Base addresses -- Note these are effective addresses where the
  37. * actual resources get mapped (not physical addresses)
  38. *----------------------------------------------------------------------*/
  39. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH */
  40. #define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
  41. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  42. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  43. #define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
  44. #define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  45. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
  46. #define CONFIG_SYS_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
  47. #define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
  48. #define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
  49. #define CONFIG_SYS_PCIE2_CFGBASE 0xc2000000
  50. #define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
  51. #define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
  52. #define CONFIG_SYS_PCIE2_XCFGBASE 0xc3002000
  53. /* base address of inbound PCIe window */
  54. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
  55. /* System RAM mapped to PCI space */
  56. #define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
  57. #define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
  58. #define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
  59. #define CONFIG_SYS_ACE_BASE 0xfe000000 /* Xilinx ACE controller - Compact Flash */
  60. /*-----------------------------------------------------------------------
  61. * Initial RAM & stack pointer (placed in internal SRAM)
  62. *----------------------------------------------------------------------*/
  63. #define CONFIG_SYS_TEMP_STACK_OCM 1
  64. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
  65. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
  66. #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
  67. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  68. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  69. /*-----------------------------------------------------------------------
  70. * Serial Port
  71. *----------------------------------------------------------------------*/
  72. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  73. #undef CONFIG_SYS_EXT_SERIAL_CLOCK
  74. /*-----------------------------------------------------------------------
  75. * DDR SDRAM
  76. *----------------------------------------------------------------------*/
  77. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  78. #define SPD_EEPROM_ADDRESS {0x51, 0x52} /* SPD i2c spd addresses*/
  79. #define CONFIG_DDR_ECC 1 /* with ECC support */
  80. #define CONFIG_DDR_RQDC_FIXED 0x80000038 /* optimal value found by GDA*/
  81. #undef CONFIG_STRESS
  82. /*-----------------------------------------------------------------------
  83. * I2C
  84. *----------------------------------------------------------------------*/
  85. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
  86. #define CONFIG_SYS_SPD_BUS_NUM 0 /* The I2C bus for SPD */
  87. #define IIC0_BOOTPROM_ADDR 0x50
  88. #define IIC0_ALT_BOOTPROM_ADDR 0x54
  89. #define CONFIG_SYS_I2C_EEPROM_ADDR (0x50)
  90. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  91. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  92. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  93. /* I2C bootstrap EEPROM */
  94. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
  95. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
  96. #define CONFIG_4xx_CONFIG_BLOCKSIZE 8
  97. /* I2C RTC */
  98. #define CONFIG_RTC_M41T11 1
  99. #define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
  100. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  101. #define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with linux */
  102. /* I2C DTT */
  103. #define CONFIG_DTT_ADM1021 1 /* ADM1021 temp sensor support */
  104. #define CONFIG_SYS_DTT_BUS_NUM 1 /* The I2C bus for DTT */
  105. /*
  106. * standard dtt sensor configuration - bottom bit will determine local or
  107. * remote sensor of the ADM1021, the rest determines index into
  108. * CONFIG_SYS_DTT_ADM1021 array below.
  109. */
  110. #define CONFIG_DTT_SENSORS { 0, 1 }
  111. /*
  112. * ADM1021 temp sensor configuration (see dtt/adm1021.c for details).
  113. * there will be one entry in this array for each two (dummy) sensors in
  114. * CONFIG_DTT_SENSORS.
  115. *
  116. * For Katmai board:
  117. * - only one ADM1021
  118. * - i2c addr 0x18
  119. * - conversion rate 0x02 = 0.25 conversions/second
  120. * - ALERT ouput disabled
  121. * - local temp sensor enabled, min set to 0 deg, max set to 85 deg
  122. * - remote temp sensor enabled, min set to 0 deg, max set to 85 deg
  123. */
  124. #define CONFIG_SYS_DTT_ADM1021 { { 0x18, 0x02, 0, 1, 0, 85, 1, 0, 58} }
  125. /*-----------------------------------------------------------------------
  126. * Environment
  127. *----------------------------------------------------------------------*/
  128. #define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
  129. /*
  130. * Default environment variables
  131. */
  132. #define CONFIG_EXTRA_ENV_SETTINGS \
  133. CONFIG_AMCC_DEF_ENV \
  134. CONFIG_AMCC_DEF_ENV_POWERPC \
  135. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  136. "kernel_addr=ff000000\0" \
  137. "fdt_addr=ff1e0000\0" \
  138. "ramdisk_addr=ff200000\0" \
  139. "pciconfighost=1\0" \
  140. "pcie_mode=RP:RP:RP\0" \
  141. ""
  142. /*
  143. * Commands additional to the ones defined in amcc-common.h
  144. */
  145. #define CONFIG_CMD_CHIP_CONFIG
  146. #define CONFIG_CMD_DATE
  147. #define CONFIG_CMD_ECCTEST
  148. #define CONFIG_CMD_PCI
  149. #define CONFIG_CMD_SDRAM
  150. #define CONFIG_IBM_EMAC4_V4 1 /* 440SPe has this EMAC version */
  151. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  152. #define CONFIG_HAS_ETH0
  153. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  154. #define CONFIG_PHY_RESET_DELAY 1000
  155. #define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
  156. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  157. /*-----------------------------------------------------------------------
  158. * FLASH related
  159. *----------------------------------------------------------------------*/
  160. #define CONFIG_SYS_FLASH_CFI
  161. #define CONFIG_FLASH_CFI_DRIVER
  162. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  163. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  164. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  165. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  166. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  167. #undef CONFIG_SYS_FLASH_CHECKSUM
  168. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  169. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  170. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  171. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  172. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  173. /* Address and size of Redundant Environment Sector */
  174. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  175. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  176. /*-----------------------------------------------------------------------
  177. * PCI stuff
  178. *-----------------------------------------------------------------------
  179. */
  180. /* General PCI */
  181. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  182. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  183. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  184. /* Board-specific PCI */
  185. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  186. #undef CONFIG_SYS_PCI_MASTER_INIT
  187. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  188. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  189. /* #define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_DEVICEID */
  190. /*
  191. * NETWORK Support (PCI):
  192. */
  193. /* Support for Intel 82557/82559/82559ER chips. */
  194. #define CONFIG_EEPRO100
  195. /*-----------------------------------------------------------------------
  196. * Xilinx System ACE support
  197. *----------------------------------------------------------------------*/
  198. #define CONFIG_SYSTEMACE 1 /* Enable SystemACE support */
  199. #define CONFIG_SYS_SYSTEMACE_WIDTH 16 /* Data bus width is 16 */
  200. #define CONFIG_SYS_SYSTEMACE_BASE CONFIG_SYS_ACE_BASE
  201. #define CONFIG_DOS_PARTITION 1
  202. /*-----------------------------------------------------------------------
  203. * External Bus Controller (EBC) Setup
  204. *----------------------------------------------------------------------*/
  205. /* Memory Bank 0 (Flash) initialization */
  206. #define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
  207. EBC_BXAP_TWT_ENCODE(7) | \
  208. EBC_BXAP_BCE_DISABLE | \
  209. EBC_BXAP_BCT_2TRANS | \
  210. EBC_BXAP_CSN_ENCODE(0) | \
  211. EBC_BXAP_OEN_ENCODE(0) | \
  212. EBC_BXAP_WBN_ENCODE(0) | \
  213. EBC_BXAP_WBF_ENCODE(0) | \
  214. EBC_BXAP_TH_ENCODE(0) | \
  215. EBC_BXAP_RE_DISABLED | \
  216. EBC_BXAP_SOR_DELAYED | \
  217. EBC_BXAP_BEM_WRITEONLY | \
  218. EBC_BXAP_PEN_DISABLED)
  219. #define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
  220. EBC_BXCR_BS_16MB | \
  221. EBC_BXCR_BU_RW | \
  222. EBC_BXCR_BW_16BIT)
  223. /* Memory Bank 1 (Xilinx System ACE controller) initialization */
  224. #define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
  225. EBC_BXAP_TWT_ENCODE(4) | \
  226. EBC_BXAP_BCE_DISABLE | \
  227. EBC_BXAP_BCT_2TRANS | \
  228. EBC_BXAP_CSN_ENCODE(0) | \
  229. EBC_BXAP_OEN_ENCODE(0) | \
  230. EBC_BXAP_WBN_ENCODE(0) | \
  231. EBC_BXAP_WBF_ENCODE(0) | \
  232. EBC_BXAP_TH_ENCODE(0) | \
  233. EBC_BXAP_RE_DISABLED | \
  234. EBC_BXAP_SOR_NONDELAYED | \
  235. EBC_BXAP_BEM_WRITEONLY | \
  236. EBC_BXAP_PEN_DISABLED)
  237. #define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_ACE_BASE) | \
  238. EBC_BXCR_BS_1MB | \
  239. EBC_BXCR_BU_RW | \
  240. EBC_BXCR_BW_16BIT)
  241. /*-------------------------------------------------------------------------
  242. * Initialize EBC CONFIG -
  243. * Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
  244. * default value : 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
  245. *-------------------------------------------------------------------------*/
  246. #define CONFIG_SYS_EBC_CFG (EBC_CFG_LE_UNLOCK | \
  247. EBC_CFG_PTD_ENABLE | \
  248. EBC_CFG_RTC_16PERCLK | \
  249. EBC_CFG_ATC_PREVIOUS | \
  250. EBC_CFG_DTC_PREVIOUS | \
  251. EBC_CFG_CTC_PREVIOUS | \
  252. EBC_CFG_OEO_PREVIOUS | \
  253. EBC_CFG_EMC_DEFAULT | \
  254. EBC_CFG_PME_DISABLE | \
  255. EBC_CFG_PR_16)
  256. /*-----------------------------------------------------------------------
  257. * GPIO Setup
  258. *----------------------------------------------------------------------*/
  259. #define CONFIG_SYS_GPIO_PCIE_PRESENT0 17
  260. #define CONFIG_SYS_GPIO_PCIE_PRESENT1 21
  261. #define CONFIG_SYS_GPIO_PCIE_PRESENT2 23
  262. #define CONFIG_SYS_GPIO_RS232_FORCEOFF 30
  263. #define CONFIG_SYS_PFC0 (GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT0) | \
  264. GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT1) | \
  265. GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT2) | \
  266. GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF))
  267. #define CONFIG_SYS_GPIO_OR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
  268. #define CONFIG_SYS_GPIO_TCR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
  269. #define CONFIG_SYS_GPIO_ODR 0
  270. #endif /* __CONFIG_H */