ipek01.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * (C) Copyright 2006
  3. * MicroSys GmbH
  4. *
  5. * (C) Copyright 2009
  6. * Wolfgang Grandegger, DENX Software Engineering, wg@denx.de.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. */
  15. #define CONFIG_MPC5200
  16. #define CONFIG_MPX5200 1 /* MPX5200 board */
  17. #define CONFIG_MPC5200_DDR 1 /* use DDR RAM */
  18. #define CONFIG_IPEK01 /* Motherboard is ipek01 */
  19. #define CONFIG_SYS_TEXT_BASE 0xfc000000
  20. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
  21. #define CONFIG_MISC_INIT_R
  22. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  23. #ifdef CONFIG_CMD_KGDB
  24. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  25. #endif
  26. /*
  27. * Serial console configuration
  28. */
  29. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  30. #define CONFIG_BAUDRATE 115200 /* ... at 9600 bps */
  31. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  32. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  33. /*
  34. * Video configuration for LIME GDC
  35. */
  36. #ifdef CONFIG_VIDEO
  37. #define CONFIG_VIDEO_MB862xx
  38. #define CONFIG_VIDEO_MB862xx_ACCEL
  39. #define VIDEO_FB_16BPP_WORD_SWAP
  40. #define CONFIG_VIDEO_LOGO
  41. #define CONFIG_VIDEO_BMP_LOGO
  42. #define CONFIG_SPLASH_SCREEN
  43. #define CONFIG_VIDEO_BMP_GZIP
  44. #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
  45. /* Lime clock frequency */
  46. #define CONFIG_SYS_MB862xx_CCF 0x90000 /* geo 166MHz other 133MHz */
  47. /* SDRAM parameter */
  48. #define CONFIG_SYS_MB862xx_MMR 0x41c767e3
  49. #endif
  50. /*
  51. * PCI Mapping:
  52. * 0x40000000 - 0x4fffffff - PCI Memory
  53. * 0x50000000 - 0x50ffffff - PCI IO Space
  54. */
  55. #define CONFIG_PCI_SCAN_SHOW 1
  56. #define CONFIG_PCI_MEM_BUS 0x40000000
  57. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  58. #define CONFIG_PCI_MEM_SIZE 0x10000000
  59. #define CONFIG_PCI_IO_BUS 0x50000000
  60. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  61. #define CONFIG_PCI_IO_SIZE 0x01000000
  62. #define CONFIG_MII 1
  63. #define CONFIG_EEPRO100 1
  64. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  65. /* Partitions */
  66. #define CONFIG_DOS_PARTITION
  67. /* USB */
  68. #define CONFIG_USB_OHCI_NEW
  69. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  70. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  71. #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
  72. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
  73. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  74. /*
  75. * Command line configuration.
  76. */
  77. #ifdef CONFIG_VIDEO
  78. #define CONFIG_CMD_BMP /* BMP support */
  79. #endif
  80. #define CONFIG_CMD_DATE /* support for RTC, date/time...*/
  81. #define CONFIG_CMD_IDE /* IDE harddisk support */
  82. #define CONFIG_CMD_IRQ /* irqinfo */
  83. #define CONFIG_CMD_PCI /* pciinfo */
  84. #define CONFIG_SYS_LOWBOOT 1
  85. /*
  86. * Autobooting
  87. */
  88. #define CONFIG_PREBOOT "echo;" \
  89. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  90. "echo"
  91. #undef CONFIG_BOOTARGS
  92. #define CONFIG_EXTRA_ENV_SETTINGS \
  93. "netdev=eth0\0" \
  94. "consoledev=ttyPSC0\0" \
  95. "hostname=ipek01\0" \
  96. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  97. "nfsroot=${serverip}:${rootpath}\0" \
  98. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  99. "addip=setenv bootargs ${bootargs} " \
  100. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  101. ":${hostname}:${netdev}:off panic=1\0" \
  102. "addtty=setenv bootargs ${bootargs} " \
  103. "console=${consoledev},${baudrate}\0" \
  104. "flash_nfs=run nfsargs addip addtty;" \
  105. "bootm ${kernel_addr} - ${fdtaddr}\0" \
  106. "flash_self=run ramargs addip addtty;" \
  107. "bootm ${kernel_addr} ${ramdisk_addr} ${fdtaddr}\0" \
  108. "net_nfs=tftp 200000 ${bootfile}; tftp ${fdtaddr} ${fdtfile};" \
  109. "run nfsargs addip addtty;" \
  110. "bootm ${loadaddr} - ${fdtaddr}\0" \
  111. "rootpath=/opt/eldk/ppc_6xx\0" \
  112. "bootfile=ipek01/uImage\0" \
  113. "load=tftp 100000 ipek01/u-boot.bin\0" \
  114. "update=protect off FC000000 +60000; era FC000000 +60000; " \
  115. "cp.b 100000 FC000000 ${filesize}\0" \
  116. "upd=run load;run update\0" \
  117. "fdtaddr=800000\0" \
  118. "loadaddr=400000\0" \
  119. "fdtfile=ipek01/ipek01.dtb\0" \
  120. ""
  121. #define CONFIG_BOOTCOMMAND "run flash_self"
  122. /*
  123. * IPB Bus clocking configuration.
  124. */
  125. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* for 133MHz */
  126. /* PCI clock must be 33, because board will not boot */
  127. #undef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* for 66MHz */
  128. /*
  129. * Open firmware flat tree support
  130. */
  131. #define OF_CPU "PowerPC,5200@0"
  132. #define OF_SOC "soc5200@f0000000"
  133. #define OF_TBCLK (bd->bi_busfreq / 4)
  134. /*
  135. * I2C configuration
  136. */
  137. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  138. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  139. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  140. #define CONFIG_SYS_I2C_SLAVE 0x7F
  141. /*
  142. * EEPROM configuration
  143. */
  144. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
  145. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  146. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
  147. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  148. /*
  149. * RTC configuration
  150. */
  151. #define CONFIG_RTC_PCF8563
  152. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  153. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  154. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  155. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + \
  156. CONFIG_SYS_MONITOR_LEN)
  157. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  158. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  159. #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  160. /* use CFI flash driver */
  161. #define CONFIG_FLASH_CFI_DRIVER
  162. #define CONFIG_SYS_FLASH_CFI
  163. #define CONFIG_SYS_FLASH_EMPTY_INFO
  164. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  165. /*
  166. * Environment settings
  167. */
  168. #define CONFIG_ENV_IS_IN_FLASH 1
  169. #define CONFIG_ENV_SIZE 0x10000
  170. #define CONFIG_ENV_SECT_SIZE 0x20000
  171. #define CONFIG_ENV_OVERWRITE 1
  172. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  173. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  174. /*
  175. * Memory map
  176. */
  177. #define CONFIG_SYS_MBAR 0xf0000000
  178. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  179. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  180. #define CONFIG_SYS_SRAM_BASE 0xF1000000
  181. #define CONFIG_SYS_SRAM_SIZE 0x00200000
  182. #define CONFIG_SYS_LIME_BASE 0xE4000000
  183. #define CONFIG_SYS_LIME_SIZE 0x04000000
  184. #define CONFIG_SYS_FPGA_BASE 0xC0000000
  185. #define CONFIG_SYS_FPGA_SIZE 0x10000000
  186. #define CONFIG_SYS_MPEG_BASE 0xe2000000
  187. #define CONFIG_SYS_MPEG_SIZE 0x01000000
  188. #define CONFIG_SYS_CF_BASE 0xe1000000
  189. #define CONFIG_SYS_CF_SIZE 0x01000000
  190. /* Use SRAM until RAM will be available */
  191. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  192. /* End of used area in DPRAM */
  193. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  194. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  195. GENERATED_GBL_DATA_SIZE)
  196. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  197. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  198. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  199. # define CONFIG_SYS_RAMBOOT 1
  200. #endif
  201. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  202. #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 128 kB for malloc() */
  203. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  204. /*
  205. * Ethernet configuration
  206. */
  207. #define CONFIG_MPC5xxx_FEC 1
  208. #define CONFIG_MPC5xxx_FEC_MII100
  209. #define CONFIG_PHY_ADDR 0x00
  210. /*
  211. * GPIO configuration
  212. */
  213. #define CONFIG_SYS_GPS_PORT_CONFIG 0x1d556624
  214. /*
  215. * Miscellaneous configurable options
  216. */
  217. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  218. #ifdef CONFIG_CMD_KGDB
  219. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  220. #else
  221. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  222. #endif
  223. /* Print Buffer Size */
  224. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  225. sizeof(CONFIG_SYS_PROMPT) + 16)
  226. /* max number of command args */
  227. #define CONFIG_SYS_MAXARGS 16
  228. /* Boot Argument Buffer Size */
  229. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  230. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  231. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1...15 MB in DRAM */
  232. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  233. /*
  234. * Various low-level settings
  235. */
  236. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  237. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  238. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  239. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  240. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  241. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  242. #define CONFIG_SYS_CS1_START CONFIG_SYS_SRAM_BASE
  243. #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_SRAM_SIZE
  244. #define CONFIG_SYS_CS3_START CONFIG_SYS_LIME_BASE
  245. #define CONFIG_SYS_CS3_SIZE CONFIG_SYS_LIME_SIZE
  246. #define CONFIG_SYS_CS6_START CONFIG_SYS_FPGA_BASE
  247. #define CONFIG_SYS_CS6_SIZE CONFIG_SYS_FPGA_SIZE
  248. #define CONFIG_SYS_CS5_START CONFIG_SYS_CF_BASE
  249. #define CONFIG_SYS_CS5_SIZE CONFIG_SYS_CF_SIZE
  250. #define CONFIG_SYS_CS7_START CONFIG_SYS_MPEG_BASE
  251. #define CONFIG_SYS_CS7_SIZE CONFIG_SYS_MPEG_SIZE
  252. #ifdef CONFIG_SYS_PCISPEED_66
  253. #define CONFIG_SYS_BOOTCS_CFG 0x0006F900
  254. #define CONFIG_SYS_CS1_CFG 0x0004FB00
  255. #define CONFIG_SYS_CS2_CFG 0x0006F900
  256. #else
  257. #define CONFIG_SYS_BOOTCS_CFG 0x0002F900
  258. #define CONFIG_SYS_CS1_CFG 0x0001FB00
  259. #define CONFIG_SYS_CS2_CFG 0x0002F90C
  260. #endif
  261. /*
  262. * Ack active, Muxed mode, AS=24 bit address, DS=32 bit data, 0
  263. * waitstates, writeswap and readswap enabled
  264. */
  265. #define CONFIG_SYS_CS3_CFG 0x00FFFB0C
  266. #define CONFIG_SYS_CS6_CFG 0x00FFFB0C
  267. #define CONFIG_SYS_CS7_CFG 0x4040751C
  268. #define CONFIG_SYS_CS_BURST 0x00000000
  269. #define CONFIG_SYS_CS_DEADCYCLE 0x33330000
  270. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  271. /*-----------------------------------------------------------------------
  272. * USB stuff
  273. *-----------------------------------------------------------------------
  274. */
  275. #define CONFIG_USB_CLOCK 0x0001BBBB
  276. #define CONFIG_USB_CONFIG 0x00005000
  277. /*-----------------------------------------------------------------------
  278. * IDE/ATA stuff Supports IDE harddisk
  279. *-----------------------------------------------------------------------
  280. */
  281. #define CONFIG_IDE_PREINIT
  282. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  283. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  284. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  285. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  286. /* Offset for data I/O */
  287. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  288. /* Offset for normal register accesses */
  289. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  290. /* Offset for alternate registers */
  291. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  292. /* Interval between registers */
  293. #define CONFIG_SYS_ATA_STRIDE 4
  294. #endif /* __CONFIG_H */