iocon.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * (C) Copyright 2010
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __CONFIG_H
  8. #define __CONFIG_H
  9. #define CONFIG_405EP 1 /* this is a PPC405 CPU */
  10. #define CONFIG_IOCON 1 /* on a IoCon board */
  11. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  12. /*
  13. * Include common defines/options for all AMCC eval boards
  14. */
  15. #define CONFIG_HOSTNAME iocon
  16. #include "amcc-common.h"
  17. /* Reclaim some space. */
  18. #undef CONFIG_SYS_LONGHELP
  19. #define CONFIG_BOARD_EARLY_INIT_F
  20. #define CONFIG_BOARD_EARLY_INIT_R
  21. #define CONFIG_LAST_STAGE_INIT
  22. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  23. /*
  24. * Configure PLL
  25. */
  26. #define PLLMR0_DEFAULT PLLMR0_266_133_66
  27. #define PLLMR1_DEFAULT PLLMR1_266_133_66
  28. /* new uImage format support */
  29. #define CONFIG_FIT_DISABLE_SHA256
  30. #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
  31. /*
  32. * Default environment variables
  33. */
  34. #define CONFIG_EXTRA_ENV_SETTINGS \
  35. CONFIG_AMCC_DEF_ENV \
  36. CONFIG_AMCC_DEF_ENV_POWERPC \
  37. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  38. "kernel_addr=fc000000\0" \
  39. "fdt_addr=fc1e0000\0" \
  40. "ramdisk_addr=fc200000\0" \
  41. ""
  42. #define CONFIG_PHY_ADDR 4 /* PHY address */
  43. #define CONFIG_HAS_ETH0
  44. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
  45. /*
  46. * Commands additional to the ones defined in amcc-common.h
  47. */
  48. #define CONFIG_CMD_FPGAD
  49. #undef CONFIG_CMD_EEPROM
  50. #undef CONFIG_CMD_IRQ
  51. /*
  52. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  53. */
  54. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  55. /* SDRAM timings used in datasheet */
  56. #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
  57. #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
  58. #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
  59. #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
  60. #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
  61. /*
  62. * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  63. * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
  64. * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
  65. * The Linux BASE_BAUD define should match this configuration.
  66. * baseBaud = cpuClock/(uartDivisor*16)
  67. * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
  68. * set Linux BASE_BAUD to 403200.
  69. */
  70. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  71. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  72. #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  73. #define CONFIG_SYS_BASE_BAUD 691200
  74. /*
  75. * I2C stuff
  76. */
  77. #define CONFIG_SYS_I2C
  78. #define CONFIG_SYS_I2C_PPC4XX
  79. #define CONFIG_SYS_I2C_PPC4XX_CH0
  80. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  81. #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
  82. #define CONFIG_SYS_I2C_IHS
  83. #define CONFIG_SYS_I2C_SPEED 400000
  84. #define CONFIG_SYS_SPD_BUS_NUM 4
  85. #define CONFIG_PCA953X /* NXP PCA9554 */
  86. #define CONFIG_PCA9698 /* NXP PCA9698 */
  87. #define CONFIG_SYS_I2C_IHS_CH0
  88. #define CONFIG_SYS_I2C_IHS_SPEED_0 50000
  89. #define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
  90. #define CONFIG_SYS_I2C_IHS_CH1
  91. #define CONFIG_SYS_I2C_IHS_SPEED_1 50000
  92. #define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
  93. #define CONFIG_SYS_I2C_IHS_CH2
  94. #define CONFIG_SYS_I2C_IHS_SPEED_2 50000
  95. #define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
  96. #define CONFIG_SYS_I2C_IHS_CH3
  97. #define CONFIG_SYS_I2C_IHS_SPEED_3 50000
  98. #define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
  99. /*
  100. * Software (bit-bang) I2C driver configuration
  101. */
  102. #define CONFIG_SYS_I2C_SOFT
  103. #define CONFIG_SYS_I2C_SOFT_SPEED 50000
  104. #define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
  105. #define I2C_SOFT_DECLARATIONS2
  106. #define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
  107. #define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
  108. #define I2C_SOFT_DECLARATIONS3
  109. #define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
  110. #define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
  111. #define I2C_SOFT_DECLARATIONS4
  112. #define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
  113. #define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
  114. #define CONFIG_SYS_ICS8N3QV01_I2C {5, 6, 7, 8}
  115. #define CONFIG_SYS_CH7301_I2C {5, 6, 7, 8}
  116. #define CONFIG_SYS_DP501_I2C {0, 1, 2, 3}
  117. #ifndef __ASSEMBLY__
  118. void fpga_gpio_set(unsigned int bus, int pin);
  119. void fpga_gpio_clear(unsigned int bus, int pin);
  120. int fpga_gpio_get(unsigned int bus, int pin);
  121. #endif
  122. #define I2C_ACTIVE { }
  123. #define I2C_TRISTATE { }
  124. #define I2C_READ \
  125. (fpga_gpio_get(I2C_ADAP_HWNR, 0x0040) ? 1 : 0)
  126. #define I2C_SDA(bit) \
  127. do { \
  128. if (bit) \
  129. fpga_gpio_set(I2C_ADAP_HWNR, 0x0040); \
  130. else \
  131. fpga_gpio_clear(I2C_ADAP_HWNR, 0x0040); \
  132. } while (0)
  133. #define I2C_SCL(bit) \
  134. do { \
  135. if (bit) \
  136. fpga_gpio_set(I2C_ADAP_HWNR, 0x0020); \
  137. else \
  138. fpga_gpio_clear(I2C_ADAP_HWNR, 0x0020); \
  139. } while (0)
  140. #define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
  141. /*
  142. * FLASH organization
  143. */
  144. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  145. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  146. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  147. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  148. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  149. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
  150. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
  151. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
  152. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
  153. #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
  154. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
  155. #ifdef CONFIG_ENV_IS_IN_FLASH
  156. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  157. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  158. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  159. /* Address and size of Redundant Environment Sector */
  160. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  161. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  162. #endif
  163. /*
  164. * PPC405 GPIO Configuration
  165. */
  166. #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
  167. { \
  168. /* GPIO Core 0 */ \
  169. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
  170. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
  171. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
  172. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
  173. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
  174. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
  175. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
  176. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \
  177. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
  178. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
  179. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
  180. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
  181. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
  182. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
  183. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
  184. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
  185. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
  186. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
  187. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
  188. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
  189. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
  190. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
  191. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
  192. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
  193. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
  194. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
  195. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
  196. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
  197. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
  198. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
  199. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
  200. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
  201. } \
  202. }
  203. /*
  204. * Definitions for initial stack pointer and data area (in data cache)
  205. */
  206. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  207. #define CONFIG_SYS_TEMP_STACK_OCM 1
  208. /* On Chip Memory location */
  209. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  210. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  211. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
  212. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
  213. #define CONFIG_SYS_GBL_DATA_OFFSET \
  214. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  215. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  216. /*
  217. * External Bus Controller (EBC) Setup
  218. */
  219. /* Memory Bank 0 (NOR-FLASH) initialization */
  220. #define CONFIG_SYS_EBC_PB0AP 0xa382a880
  221. #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000
  222. /* Memory Bank 1 (NVRAM) initializatio */
  223. #define CONFIG_SYS_EBC_PB1AP 0x92015480
  224. #define CONFIG_SYS_EBC_PB1CR 0xFB858000
  225. /* Memory Bank 2 (FPGA0) initialization */
  226. #define CONFIG_SYS_FPGA0_BASE 0x7f100000
  227. #define CONFIG_SYS_EBC_PB2AP 0x02825080
  228. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA0_BASE | 0x1a000)
  229. #define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
  230. #define CONFIG_SYS_FPGA_DONE(k) 0x0010
  231. #define CONFIG_SYS_FPGA_COUNT 1
  232. #define CONFIG_SYS_MCLINK_MAX 3
  233. #define CONFIG_SYS_FPGA_PTR \
  234. { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
  235. /* Memory Bank 3 (Latches) initialization */
  236. #define CONFIG_SYS_LATCH_BASE 0x7f200000
  237. #define CONFIG_SYS_EBC_PB3AP 0x02025080
  238. #define CONFIG_SYS_EBC_PB3CR 0x7f21a000
  239. #define CONFIG_SYS_LATCH0_RESET 0xffef
  240. #define CONFIG_SYS_LATCH0_BOOT 0xffff
  241. #define CONFIG_SYS_LATCH1_RESET 0xffff
  242. #define CONFIG_SYS_LATCH1_BOOT 0xffff
  243. /*
  244. * OSD Setup
  245. */
  246. #define CONFIG_SYS_MPC92469AC
  247. #define CONFIG_SYS_OSD_SCREENS 1
  248. #define CONFIG_SYS_DP501_DIFFERENTIAL
  249. #define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
  250. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  251. #define CONFIG_BITBANGMII_MULTI
  252. #endif /* __CONFIG_H */