io64.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * (C) Copyright 2011
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * based on kilauea.h
  6. * by Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. * and Grant Erickson <gerickson@nuovations.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. /************************************************************************
  12. * io64.h - configuration for Guntermann & Drunck Io64 (405EX)
  13. ***********************************************************************/
  14. #ifndef __CONFIG_H
  15. #define __CONFIG_H
  16. /*-----------------------------------------------------------------------
  17. * High Level Configuration Options
  18. *----------------------------------------------------------------------*/
  19. #define CONFIG_IO64 1 /* Board is Io64 */
  20. #define CONFIG_405EX 1 /* Specifc 405EX support*/
  21. #define CONFIG_SYS_CLK_FREQ 33333333 /* ext frequency to pll */
  22. #ifndef CONFIG_SYS_TEXT_BASE
  23. #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
  24. #endif
  25. /*
  26. * CHIP_21 errata
  27. */
  28. #define CONFIG_SYS_4xx_CHIP_21_405EX_SECURITY
  29. /*
  30. * Include common defines/options for all AMCC eval boards
  31. */
  32. #define CONFIG_HOSTNAME io64
  33. #include "amcc-common.h"
  34. #define CONFIG_BOARD_EARLY_INIT_F
  35. #define CONFIG_BOARD_EARLY_INIT_R
  36. #define CONFIG_MISC_INIT_R
  37. #define CONFIG_LAST_STAGE_INIT
  38. /*-----------------------------------------------------------------------
  39. * Base addresses -- Note these are effective addresses where the
  40. * actual resources get mapped (not physical addresses)
  41. *----------------------------------------------------------------------*/
  42. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  43. #define CONFIG_SYS_NVRAM_BASE 0xF0000000
  44. #define CONFIG_SYS_FPGA0_BASE 0xF0100000
  45. #define CONFIG_SYS_FPGA1_BASE 0xF0108000
  46. #define CONFIG_SYS_LATCH_BASE 0xF0200000
  47. /*-----------------------------------------------------------------------
  48. * Initial RAM & Stack Pointer Configuration Options
  49. *
  50. * There are traditionally three options for the primordial
  51. * (i.e. initial) stack usage on the 405-series:
  52. *
  53. * 1) On-chip Memory (OCM) (i.e. SRAM)
  54. * 2) Data cache
  55. * 3) SDRAM
  56. *
  57. * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
  58. * the latter of which is less than desireable since it requires
  59. * setting up the SDRAM and ECC in assembly code.
  60. *
  61. * To use (2), define 'CONFIG_SYS_INIT_DCACHE_CS' to be an unused chip
  62. * select on the External Bus Controller (EBC) and then select a
  63. * value for 'CONFIG_SYS_INIT_RAM_ADDR' outside of the range of valid,
  64. * physical SDRAM. Otherwise, undefine 'CONFIG_SYS_INIT_DCACHE_CS' and
  65. * select a value for 'CONFIG_SYS_INIT_RAM_ADDR' within the range of valid,
  66. * physical SDRAM to use (3).
  67. *-----------------------------------------------------------------------*/
  68. #define CONFIG_SYS_INIT_DCACHE_CS 4
  69. #if defined(CONFIG_SYS_INIT_DCACHE_CS)
  70. #define CONFIG_SYS_INIT_RAM_ADDR \
  71. (CONFIG_SYS_SDRAM_BASE + (1 << 30)) /* 1 GiB */
  72. #else
  73. #define CONFIG_SYS_INIT_RAM_ADDR \
  74. (CONFIG_SYS_SDRAM_BASE + (32 << 20)) /* 32 MiB */
  75. #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
  76. #define CONFIG_SYS_INIT_RAM_SIZE \
  77. (4 << 10) /* 4 KiB */
  78. #define CONFIG_SYS_GBL_DATA_OFFSET \
  79. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  80. /*
  81. * If the data cache is being used for the primordial stack and global
  82. * data area, the POST word must be placed somewhere else. The General
  83. * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
  84. * its compare and mask register contents across reset, so it is used
  85. * for the POST word.
  86. */
  87. #if defined(CONFIG_SYS_INIT_DCACHE_CS)
  88. # define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  89. # define CONFIG_SYS_POST_WORD_ADDR \
  90. (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
  91. #else
  92. # define CONFIG_SYS_INIT_EXTRA_SIZE 16
  93. # define CONFIG_SYS_INIT_SP_OFFSET \
  94. (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_EXTRA_SIZE)
  95. # define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_INIT_RAM_ADDR
  96. #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
  97. /*-----------------------------------------------------------------------
  98. * Serial Port
  99. *----------------------------------------------------------------------*/
  100. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  101. #define CONFIG_SYS_BASE_BAUD 691200
  102. /*-----------------------------------------------------------------------
  103. * Environment
  104. *----------------------------------------------------------------------*/
  105. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  106. /*-----------------------------------------------------------------------
  107. * FLASH related
  108. *----------------------------------------------------------------------*/
  109. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  110. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  111. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  112. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  113. #define CONFIG_SYS_MAX_FLASH_SECT 512
  114. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000
  115. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  116. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  117. #define CONFIG_SYS_FLASH_EMPTY_INFO
  118. #ifdef CONFIG_ENV_IS_IN_FLASH
  119. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  120. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  121. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  122. /* Address and size of Redundant Environment Sector */
  123. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  124. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  125. #endif /* CONFIG_ENV_IS_IN_FLASH */
  126. /* Gbit PHYs */
  127. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  128. #define CONFIG_BITBANGMII_MULTI
  129. #define CONFIG_SYS_MDIO_PIN (0x80000000 >> 12) /* MDIO is GPIO12 */
  130. #define CONFIG_SYS_MDC_PIN (0x80000000 >> 13) /* MDC is GPIO13 */
  131. #define CONFIG_SYS_GBIT_MII_BUSNAME "io_miiphy0"
  132. #define CONFIG_SYS_MDIO1_PIN (0x80000000 >> 2) /* MDIO is GPIO2 */
  133. #define CONFIG_SYS_MDC1_PIN (0x80000000 >> 3) /* MDC is GPIO3 */
  134. #define CONFIG_SYS_GBIT_MII1_BUSNAME "io_miiphy1"
  135. /*-----------------------------------------------------------------------
  136. * DDR SDRAM
  137. *----------------------------------------------------------------------*/
  138. #define CONFIG_SYS_MBYTES_SDRAM (128) /* 128MB */
  139. /*
  140. * CONFIG_PPC4xx_DDR_AUTOCALIBRATION
  141. *
  142. * Note: DDR Autocalibration Method_A scans the full range of possible PPC4xx
  143. * SDRAM Controller DDR autocalibration values and takes a lot longer
  144. * to run than Method_B.
  145. * (See the Method_A and Method_B algorithm discription in the file:
  146. * arch/powerpc/cpu/ppc4xx/4xx_ibm_ddr2_autocalib.c)
  147. * Define CONFIG_PPC4xx_DDR_METHOD_A to use DDR autocalibration Method_A
  148. *
  149. * DDR Autocalibration Method_B is the default.
  150. */
  151. #define CONFIG_PPC4xx_DDR_AUTOCALIBRATION
  152. #define DEBUG_PPC4xx_DDR_AUTOCALIBRATION
  153. #undef CONFIG_PPC4xx_DDR_METHOD_A
  154. #define CONFIG_SYS_SDRAM0_MB0CF_BASE ((0 << 20) + CONFIG_SYS_SDRAM_BASE)
  155. /* DDR1/2 SDRAM Device Control Register Data Values */
  156. #define CONFIG_SYS_SDRAM0_MB0CF ((CONFIG_SYS_SDRAM0_MB0CF_BASE >> 3) | \
  157. SDRAM_RXBAS_SDSZ_128MB | \
  158. SDRAM_RXBAS_SDAM_MODE2 | \
  159. SDRAM_RXBAS_SDBE_ENABLE)
  160. #define CONFIG_SYS_SDRAM0_MB1CF SDRAM_RXBAS_SDBE_DISABLE
  161. #define CONFIG_SYS_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
  162. #define CONFIG_SYS_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
  163. #define CONFIG_SYS_SDRAM0_MCOPT1 (SDRAM_MCOPT1_PMU_OPEN | \
  164. SDRAM_MCOPT1_4_BANKS | \
  165. SDRAM_MCOPT1_DDR2_TYPE | \
  166. SDRAM_MCOPT1_QDEP | \
  167. SDRAM_MCOPT1_DCOO_DISABLED)
  168. #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
  169. #define CONFIG_SYS_SDRAM0_MODT0 (SDRAM_MODT_EB0W_ENABLE | \
  170. SDRAM_MODT_EB0R_ENABLE)
  171. #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
  172. #define CONFIG_SYS_SDRAM0_CODT (SDRAM_CODT_RK0R_ON | \
  173. SDRAM_CODT_CKLZ_36OHM | \
  174. SDRAM_CODT_DQS_1_8_V_DDR2 | \
  175. SDRAM_CODT_IO_NMODE)
  176. #define CONFIG_SYS_SDRAM0_RTR SDRAM_RTR_RINT_ENCODE(1560)
  177. #define CONFIG_SYS_SDRAM0_INITPLR0 (SDRAM_INITPLR_ENABLE | \
  178. SDRAM_INITPLR_IMWT_ENCODE(80) | \
  179. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_NOP))
  180. #define CONFIG_SYS_SDRAM0_INITPLR1 (SDRAM_INITPLR_ENABLE | \
  181. SDRAM_INITPLR_IMWT_ENCODE(3) | \
  182. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
  183. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  184. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
  185. #define CONFIG_SYS_SDRAM0_INITPLR2 (SDRAM_INITPLR_ENABLE | \
  186. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  187. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  188. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR2) | \
  189. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR2_TEMP_COMMERCIAL))
  190. #define CONFIG_SYS_SDRAM0_INITPLR3 (SDRAM_INITPLR_ENABLE | \
  191. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  192. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  193. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR3) | \
  194. SDRAM_INITPLR_IMA_ENCODE(0))
  195. #define CONFIG_SYS_SDRAM0_INITPLR4 (SDRAM_INITPLR_ENABLE | \
  196. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  197. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  198. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  199. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_DQS_DISABLE | \
  200. JEDEC_MA_EMR_RTT_75OHM))
  201. #define CONFIG_SYS_SDRAM0_INITPLR5 (SDRAM_INITPLR_ENABLE | \
  202. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  203. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  204. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  205. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
  206. JEDEC_MA_MR_CL_DDR2_5_0_CLK | \
  207. JEDEC_MA_MR_BLEN_4 | \
  208. JEDEC_MA_MR_DLL_RESET))
  209. #define CONFIG_SYS_SDRAM0_INITPLR6 (SDRAM_INITPLR_ENABLE | \
  210. SDRAM_INITPLR_IMWT_ENCODE(3) | \
  211. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
  212. SDRAM_INITPLR_IBA_ENCODE(0x0) | \
  213. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
  214. #define CONFIG_SYS_SDRAM0_INITPLR7 (SDRAM_INITPLR_ENABLE | \
  215. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  216. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  217. #define CONFIG_SYS_SDRAM0_INITPLR8 (SDRAM_INITPLR_ENABLE | \
  218. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  219. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  220. #define CONFIG_SYS_SDRAM0_INITPLR9 (SDRAM_INITPLR_ENABLE | \
  221. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  222. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  223. #define CONFIG_SYS_SDRAM0_INITPLR10 (SDRAM_INITPLR_ENABLE | \
  224. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  225. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  226. #define CONFIG_SYS_SDRAM0_INITPLR11 (SDRAM_INITPLR_ENABLE | \
  227. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  228. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  229. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  230. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
  231. JEDEC_MA_MR_CL_DDR2_5_0_CLK | \
  232. JEDEC_MA_MR_BLEN_4))
  233. #define CONFIG_SYS_SDRAM0_INITPLR12 (SDRAM_INITPLR_ENABLE | \
  234. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  235. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  236. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  237. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_ENTER | \
  238. JEDEC_MA_EMR_RDQS_DISABLE | \
  239. JEDEC_MA_EMR_DQS_DISABLE | \
  240. JEDEC_MA_EMR_RTT_DISABLED | \
  241. JEDEC_MA_EMR_ODS_NORMAL))
  242. #define CONFIG_SYS_SDRAM0_INITPLR13 (SDRAM_INITPLR_ENABLE | \
  243. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  244. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  245. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  246. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_EXIT | \
  247. JEDEC_MA_EMR_RDQS_DISABLE | \
  248. JEDEC_MA_EMR_DQS_DISABLE | \
  249. JEDEC_MA_EMR_RTT_DISABLED | \
  250. JEDEC_MA_EMR_ODS_NORMAL))
  251. #define CONFIG_SYS_SDRAM0_INITPLR14 (SDRAM_INITPLR_DISABLE)
  252. #define CONFIG_SYS_SDRAM0_INITPLR15 (SDRAM_INITPLR_DISABLE)
  253. #define CONFIG_SYS_SDRAM0_RQDC (SDRAM_RQDC_RQDE_ENABLE | \
  254. SDRAM_RQDC_RQFD_ENCODE(56))
  255. #define CONFIG_SYS_SDRAM0_RFDC SDRAM_RFDC_RFFD_ENCODE(521)
  256. #define CONFIG_SYS_SDRAM0_RDCC (SDRAM_RDCC_RDSS_T2)
  257. #define CONFIG_SYS_SDRAM0_DLCR (SDRAM_DLCR_DCLM_AUTO | \
  258. SDRAM_DLCR_DLCS_CONT_DONE | \
  259. SDRAM_DLCR_DLCV_ENCODE(165))
  260. #define CONFIG_SYS_SDRAM0_CLKTR (SDRAM_CLKTR_CLKP_180_DEG_ADV)
  261. #define CONFIG_SYS_SDRAM0_WRDTR 0x00000000
  262. #define CONFIG_SYS_SDRAM0_SDTR1 (SDRAM_SDTR1_LDOF_2_CLK | \
  263. SDRAM_SDTR1_RTW_2_CLK | \
  264. SDRAM_SDTR1_WTWO_1_CLK | \
  265. SDRAM_SDTR1_RTRO_1_CLK)
  266. #define CONFIG_SYS_SDRAM0_SDTR2 (SDRAM_SDTR2_RCD_3_CLK | \
  267. SDRAM_SDTR2_WTR_2_CLK | \
  268. SDRAM_SDTR2_XSNR_32_CLK | \
  269. SDRAM_SDTR2_WPC_4_CLK | \
  270. SDRAM_SDTR2_RPC_2_CLK | \
  271. SDRAM_SDTR2_RP_3_CLK | \
  272. SDRAM_SDTR2_RRD_2_CLK)
  273. #define CONFIG_SYS_SDRAM0_SDTR3 (SDRAM_SDTR3_RAS_ENCODE(9) | \
  274. SDRAM_SDTR3_RC_ENCODE(12) | \
  275. SDRAM_SDTR3_XCS | \
  276. SDRAM_SDTR3_RFC_ENCODE(21))
  277. #define CONFIG_SYS_SDRAM0_MMODE (SDRAM_MMODE_WR_DDR2_3_CYC | \
  278. SDRAM_MMODE_DCL_DDR2_5_0_CLK | \
  279. SDRAM_MMODE_BLEN_4)
  280. #define CONFIG_SYS_SDRAM0_MEMODE (SDRAM_MEMODE_DQS_DISABLE | \
  281. SDRAM_MEMODE_RTT_75OHM)
  282. /*-----------------------------------------------------------------------
  283. * I2C
  284. *----------------------------------------------------------------------*/
  285. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  286. #define CONFIG_PCA9698 1 /* NXP PCA9698 */
  287. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
  288. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  289. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  290. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  291. /* I2C bootstrap EEPROM */
  292. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x54
  293. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
  294. #define CONFIG_4xx_CONFIG_BLOCKSIZE 16
  295. /* Temp sensor/hwmon/dtt */
  296. #define CONFIG_DTT_LM63 1 /* National LM63 */
  297. #define CONFIG_DTT_SENSORS { 0x18, 0x4c, 0x4e } /* Sensor addresses */
  298. #define CONFIG_DTT_PWM_LOOKUPTABLE \
  299. { { 40, 10 }, { 43, 13 }, { 46, 16 }, \
  300. { 50, 20 }, { 53, 27 }, { 56, 34 }, { 60, 40 } }
  301. #define CONFIG_DTT_TACH_LIMIT 0xa10
  302. /*-----------------------------------------------------------------------
  303. * Ethernet
  304. *----------------------------------------------------------------------*/
  305. #define CONFIG_M88E1111_PHY 1
  306. #define CONFIG_IBM_EMAC4_V4 1
  307. #define CONFIG_EMAC_PHY_MODE EMAC_PHY_MODE_RGMII_RGMII
  308. #define CONFIG_PHY_ADDR 0x12 /* PHY address, See schematics */
  309. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  310. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  311. #define CONFIG_HAS_ETH0 1
  312. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  313. #define CONFIG_PHY1_ADDR 0x13
  314. /* Debug messages for the DDR autocalibration */
  315. #define CONFIG_AUTOCALIB "silent\0"
  316. /*
  317. * Default environment variables
  318. */
  319. #define CONFIG_EXTRA_ENV_SETTINGS \
  320. CONFIG_AMCC_DEF_ENV \
  321. CONFIG_AMCC_DEF_ENV_POWERPC \
  322. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  323. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  324. "logversion=2\0" \
  325. "kernel_addr=fc000000\0" \
  326. "fdt_addr=fc1e0000\0" \
  327. "ramdisk_addr=fc200000\0" \
  328. "pciconfighost=1\0" \
  329. "pcie_mode=RP:RP\0" \
  330. ""
  331. /*
  332. * Commands additional to the ones defined in amcc-common.h
  333. */
  334. #define CONFIG_CMD_CHIP_CONFIG
  335. #define CONFIG_CMD_DTT
  336. #define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY
  337. /* POST support */
  338. #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
  339. CONFIG_SYS_POST_CPU | \
  340. CONFIG_SYS_POST_ETHER | \
  341. CONFIG_SYS_POST_I2C | \
  342. CONFIG_SYS_POST_MEMORY_ON | \
  343. CONFIG_SYS_POST_UART)
  344. /* Define here the base-addresses of the UARTs to test in POST */
  345. #define CONFIG_SYS_POST_UART_TABLE { CONFIG_SYS_NS16550_COM1, \
  346. CONFIG_SYS_NS16550_COM2 }
  347. #define CONFIG_LOGBUFFER
  348. #define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
  349. /*-----------------------------------------------------------------------
  350. * External Bus Controller (EBC) Setup
  351. *----------------------------------------------------------------------*/
  352. /* Memory Bank 0 (NOR-flash) */
  353. #define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
  354. EBC_BXAP_TWT_ENCODE(11) | \
  355. EBC_BXAP_BCE_DISABLE | \
  356. EBC_BXAP_BCT_2TRANS | \
  357. EBC_BXAP_CSN_ENCODE(0) | \
  358. EBC_BXAP_OEN_ENCODE(0) | \
  359. EBC_BXAP_WBN_ENCODE(1) | \
  360. EBC_BXAP_WBF_ENCODE(2) | \
  361. EBC_BXAP_TH_ENCODE(2) | \
  362. EBC_BXAP_RE_DISABLED | \
  363. EBC_BXAP_SOR_NONDELAYED | \
  364. EBC_BXAP_BEM_WRITEONLY | \
  365. EBC_BXAP_PEN_DISABLED)
  366. #define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
  367. EBC_BXCR_BS_64MB | \
  368. EBC_BXCR_BU_RW | \
  369. EBC_BXCR_BW_16BIT)
  370. /* Memory Bank 1 (NVRAM/Uart) */
  371. #define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_ENABLED | \
  372. EBC_BXAP_FWT_ENCODE(8) | \
  373. EBC_BXAP_BWT_ENCODE(4) | \
  374. EBC_BXAP_BCE_DISABLE | \
  375. EBC_BXAP_BCT_2TRANS | \
  376. EBC_BXAP_CSN_ENCODE(0) | \
  377. EBC_BXAP_OEN_ENCODE(1) | \
  378. EBC_BXAP_WBN_ENCODE(1) | \
  379. EBC_BXAP_WBF_ENCODE(1) | \
  380. EBC_BXAP_TH_ENCODE(2) | \
  381. EBC_BXAP_RE_DISABLED | \
  382. EBC_BXAP_SOR_NONDELAYED | \
  383. EBC_BXAP_BEM_WRITEONLY | \
  384. EBC_BXAP_PEN_DISABLED)
  385. #define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_NVRAM_BASE) | \
  386. EBC_BXCR_BS_1MB | \
  387. EBC_BXCR_BU_RW | \
  388. EBC_BXCR_BW_8BIT)
  389. /* Memory Bank 2 (FPGA) */
  390. #define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_DISABLED | \
  391. EBC_BXAP_TWT_ENCODE(5) | \
  392. EBC_BXAP_BCE_DISABLE | \
  393. EBC_BXAP_BCT_2TRANS | \
  394. EBC_BXAP_CSN_ENCODE(0) | \
  395. EBC_BXAP_OEN_ENCODE(2) | \
  396. EBC_BXAP_WBN_ENCODE(1) | \
  397. EBC_BXAP_WBF_ENCODE(1) | \
  398. EBC_BXAP_TH_ENCODE(0) | \
  399. EBC_BXAP_RE_DISABLED | \
  400. EBC_BXAP_SOR_NONDELAYED | \
  401. EBC_BXAP_BEM_WRITEONLY | \
  402. EBC_BXAP_PEN_DISABLED)
  403. #define CONFIG_SYS_EBC_PB2CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA0_BASE) | \
  404. EBC_BXCR_BS_1MB | \
  405. EBC_BXCR_BU_RW | \
  406. EBC_BXCR_BW_16BIT)
  407. /* Memory Bank 3 (Latches) */
  408. #define CONFIG_SYS_EBC_PB3AP (EBC_BXAP_BME_ENABLED | \
  409. EBC_BXAP_FWT_ENCODE(8) | \
  410. EBC_BXAP_BWT_ENCODE(4) | \
  411. EBC_BXAP_BCE_DISABLE | \
  412. EBC_BXAP_BCT_2TRANS | \
  413. EBC_BXAP_CSN_ENCODE(0) | \
  414. EBC_BXAP_OEN_ENCODE(1) | \
  415. EBC_BXAP_WBN_ENCODE(1) | \
  416. EBC_BXAP_WBF_ENCODE(1) | \
  417. EBC_BXAP_TH_ENCODE(2) | \
  418. EBC_BXAP_RE_DISABLED | \
  419. EBC_BXAP_SOR_NONDELAYED | \
  420. EBC_BXAP_BEM_WRITEONLY | \
  421. EBC_BXAP_PEN_DISABLED)
  422. #define CONFIG_SYS_EBC_PB3CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_LATCH_BASE) | \
  423. EBC_BXCR_BS_1MB | \
  424. EBC_BXCR_BU_RW | \
  425. EBC_BXCR_BW_16BIT)
  426. /* EBC peripherals */
  427. #define CONFIG_SYS_FPGA_BASE(k) \
  428. (k ? CONFIG_SYS_FPGA1_BASE : CONFIG_SYS_FPGA0_BASE)
  429. #define CONFIG_SYS_FPGA_DONE(k) \
  430. (k ? 0x0040 : 0x0080)
  431. #define CONFIG_SYS_FPGA_COUNT 2
  432. #define CONFIG_SYS_FPGA_PTR { \
  433. (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, \
  434. (struct ihs_fpga *)CONFIG_SYS_FPGA1_BASE }
  435. #define CONFIG_SYS_FPGA_COMMON
  436. #define CONFIG_SYS_LATCH0_RESET 0xffff
  437. #define CONFIG_SYS_LATCH0_BOOT 0xffff
  438. #define CONFIG_SYS_LATCH1_RESET 0xffbf
  439. #define CONFIG_SYS_LATCH1_BOOT 0xffff
  440. /*-----------------------------------------------------------------------
  441. * GPIO Setup
  442. *----------------------------------------------------------------------*/
  443. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO */ \
  444. { \
  445. /* GPIO Core 0 */ \
  446. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO0 */ \
  447. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO1 */ \
  448. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO2 */ \
  449. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO3 */ \
  450. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO4 */ \
  451. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO5 */ \
  452. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO6 */ \
  453. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 */ \
  454. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0 }, /* GPIO8 */ \
  455. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0 }, /* GPIO9 */ \
  456. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0 }, /* GPIO10 */ \
  457. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO11 */ \
  458. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO12 */ \
  459. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO13 */ \
  460. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO14 */ \
  461. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO15 */ \
  462. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0 }, /* GPIO16 */ \
  463. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0 }, /* GPIO17 */ \
  464. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0 }, /* GPIO18 */ \
  465. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0 }, /* GPIO19 */ \
  466. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0 }, /* GPIO20 */ \
  467. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0 }, /* GPIO21 */ \
  468. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO22 */ \
  469. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO23 */ \
  470. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0 }, /* GPIO24 */ \
  471. {GPIO0_BASE, GPIO_IN, GPIO_ALT3, GPIO_OUT_0 }, /* GPIO25 */ \
  472. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0 }, /* GPIO26 */ \
  473. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0 }, /* GPIO27 */ \
  474. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0 }, /* GPIO28 */ \
  475. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0 }, /* GPIO29 */ \
  476. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0 }, /* GPIO30 */ \
  477. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0 }, /* GPIO31 */ \
  478. } \
  479. }
  480. #define CONFIG_SYS_GPIO_STARTUP_FINISHED 15
  481. #define CONFIG_SYS_GPIO_STARTUP_FINISHED_N 14
  482. #endif /* __CONFIG_H */